# NOVEL SINGLE AND HYBRID FINITE FIELD MULTIPLIERS OVER $G F\left(2^{M}\right)$ FOR EMERGING CRYPTOGRAPHIC SYSTEMS 

by
Jiafeng Xie
M.E., Central South University, China, July 2010

Submitted to the Graduate Faculty of<br>the Swanson School of Engineering in partial fulfillment<br>of the requirements for the degree of<br>PhD

University of Pittsburgh

## UNIVERSITY OF PITTSBURGH

 SWANSON SCHOOL OF ENGINEERINGThis dissertation was presented
by

Jiafeng Xie

It was defended on
August 4, 2014
and approved by
Zhi-Hong Mao, Ph.D., Associate Professor, Department of Electrical and Computer Engineering

Luis F. Chaparro, Ph.D., Associate Professor, Department of Electrical and Computer Engineering

Thomas McDermott, Ph.D., Assistant Professor, Department of Electrical and Computer Engineering

Gregory Reed, Ph.D., Professor, Department of Electrical and Computer Engineering Ervin Sejdić, Ph.D., Assistant Professor, Department of Electrical and Computer Engineering

Mingui Sun, Ph.D., Professor, Department of Neurological Surgery
Dissertation Directors: Zhi-Hong Mao, Ph.D., Associate Professor, Department of Electrical and Computer Engineering, Pramod Kumar Meher, Ph.D., Senior Research Scientist, School of Computing Engineering, Nanyang Technological University

Copyright © by Jiafeng Xie 2014

# NOVEL SINGLE AND HYBRID FINITE FIELD MULTIPLIERS OVER $G F\left(2^{M}\right)$ FOR EMERGING CRYPTOGRAPHIC SYSTEMS 

Jiafeng Xie, PhD<br>University of Pittsburgh, 2014

With the rapid development of economic and technical progress, designers and users of various kinds of ICs and emerging embedded systems like body-embedded chips and wearable devices are increasingly facing security issues. All of these demands from customers push the cryptographic systems to be faster, more efficient, more reliable and safer. On the other hand, multiplier over $G F\left(2^{m}\right)$ as the most important part of these emerging cryptographic systems, is expected to be high-throughput, low-complexity, and low-latency. Fortunately, very large scale integration (VLSI) digital signal processing techniques offer great facilities to design efficient multipliers over $G F\left(2^{m}\right)$.

This dissertation focuses on designing novel VLSI implementation of high-throughput low-latency and low-complexity single and hybrid finite field multipliers over $G F\left(2^{m}\right)$ for emerging cryptographic systems. Low-latency (latency can be chosen without any restriction) high-speed pentanomial basis multipliers are presented. For the first time, the dissertation also develops three high-throughput digit-serial multipliers based on pentanomials. Then a novel realization of digit-level implementation of multipliers based on redundant basis is introduced. Finally, single and hybrid reordered normal basis bit-level and digit-level highthroughput multipliers are presented. To the author's knowledge, this is the first time ever reported on multipliers with multiple throughput rate choices. All the proposed designs are simple and modular, therefore suitable for VLSI implementation for various emerging cryptographic systems.

## TABLE OF CONTENTS

PREFACE ..... xvi
1.0 INTRODUCTION ..... 1
1.1 PRELIMINARY: PROBLEM STATEMENT AND MOTIVATION ..... 2
1.2 OBJECTIVES OF THE DISSERTATION ..... 4
1.2.1 Low latency systolic montgomery multiplier for finite field $\operatorname{GF}\left(2^{m}\right)$ based on pentanomials ..... 5
1.2.2 Low-latency high-throughput systolic multipliers over $G F\left(2^{m}\right)$ for NIST pentanomials ..... 5
1.2.3 High-throughput finite field multipliers using redundant basis for FP- GA and ASIC implementations ..... 6
1.2.4 Single and hybrid architectures for multiplication over finite field $G F\left(2^{m}\right)$ based on reordered normal basis ..... 7
1.3 OUTLINE OF THE DISSERTATION ..... 7
2.0 FINITE FIELD MULTIPLICATIONS OVER $G F\left(2^{M}\right)$ ..... 9
2.1 INTRODUCTION TO FINITE FIELD ..... 9
2.1.1 Basic concepts about finite field ..... 9
2.1.2 Field operations ..... 10
2.1.3 Field order ..... 10
2.1.4 Binary fields ..... 10
2.2 POLYNOMIAL BASIS MULTIPLICATION OVER $G F\left(2^{M}\right)$ ..... 11
2.2.1 Important irreducible polynomials ..... 13
2.2.2 AOPs ..... 13
2.2.3 Trinomials ..... 14
2.2.4 Pentanomials ..... 14
2.2.5 Existing works about polynomial basis multiplication over $G F\left(2^{m}\right)$ ..... 15
2.2.6 Existing works on AOPs ..... 15
2.2.7 Existing works on trinomials ..... 16
2.2.8 Existing works on pentanomials ..... 16
2.2.9 Research direction ..... 16
2.3 NORMAL BASIS MULTIPLICATION OVER $G F\left(2^{M}\right)$ ..... 17
2.3.1 Some properties ..... 18
2.3.2 Squaring ..... 18
2.3.3 Normal basis multiplication and its example ..... 19
2.3.4 Existing works on RB (Type-I ONB) ..... 20
2.3.5 Existing works on RNB (Type-II ONB) ..... 20
2.3.6 Research direction ..... 21
3.0 LOW LATENCY SYSTOLIC MONTGOMERY MULTIPLIER FOR FINITE FIELD $G F\left(2^{M}\right)$ BASED ON PENTANOMIALS ..... 22
3.1 INTRODUCTION ..... 22
3.2 ALGORITHM ..... 23
3.2.1 Montgomery multiplication ..... 24
3.2.2 PCA technique ..... 27
3.3 PROPOSED STRUCTURES ..... 31
3.4 HARDWARE AND TIME COMPLEXITY ..... 35
3.5 CONCLUSTION ..... 36
4.0 LOW-LATENCY HIGH-THROUGHPUT SYSTOLIC MULTIPLIERS OVER $G F\left(2^{M}\right)$ FOR NIST PENTANOMIALS ..... 38
4.1 INTRODUCTION ..... 38
4.2 PROPOSED BIT-PARALLEL AND DIGIT-SERIAL MULTIPLIERS-I ..... 40
4.2.1 Proposed algorithm ..... 40
4.2.2 Proposed bit-parallel systolic multiplier-I (BP-I) ..... 45
4.2.3 Proposed modified BP-I (MBP-I) ..... 46
4.2.4 Proposed digit-serial systolic multiplier-I (DS-I) ..... 49
4.3 PROPOSED BIT-PARALLEL AND DIGIT-SERIAL SYSTOLIC MULTIPLIERS-
II ..... 50
4.3.1 Proposed algorithm ..... 50
4.3.2 Proposed bit-parallel systolic multiplier-II (BP-II) ..... 55
4.3.3 Proposed modified BP-II (MBP-II) ..... 55
4.3.4 Proposed digit-serial systolic multiplier-II (DS-II) ..... 57
4.4 PROPOSED BIT-PARALLEL AND DIGIT-SERIAL SYSTOLIC MULTIPLIERS-
III ..... 59
4.4.1 Proposed algorithm ..... 59
4.4.2 Proposed bit-parallel systolic multiplier-III (BP-III) ..... 63
4.4.3 Proposed digit-serial systolic multiplier-III (DS-III) ..... 63
4.5 AREA AND TIME COMPLEXITIES ..... 65
4.5.1 Complexities of BP-I and DS-I ..... 65
4.5.2 Complexities of BP-II and DS-II ..... 66
4.5.3 Complexities of BP-III and DS-III ..... 69
4.5.4 Comparison of area and time complexities ..... 69
4.5.5 ASIC implementation ..... 71
4.6 CONCLUSION ..... 73
5.0 HIGH-THROUGHPUT FINITE FIELD MULTIPLIERS USING RE- DUNDANT BASIS FOR FPGA AND ASIC IMPLEMENTATIONS ..... 74
5.1 INTRODUCTION ..... 74
5.2 MATHEMATICAL FORMULATION ..... 76
5.2.1 Brief review of existing digit-serial RB multiplier ..... 76
5.2.2 Proposed digit-serial RB multiplication algorithm ..... 78
5.3 DERIVATION OF PROPOSED HIGH-THROUGHPUT STRUCTURES FOR RB MULTIPLIERS ..... 81
5.3.1 Proposed structure-I ..... 81
5.3.2 Modification of proposed structure-I ..... 86
5.3.3 Proposed structure-II ..... 87
5.3.4 Proposed structure-III ..... 89
5.4 AREA-TIME-POWER COMPLEXITIES ..... 90
5.4.1 Complexities of PS-I, PS-II and PS-III ..... 90
5.4.2 Comparison with existing digit-serial RB multipliers ..... 93
5.4.3 Comparison with existing digit-serial multipliers having a type I ONB ..... 93
5.4.4 Comparison of synthesis results for FPGA implementation ..... 93
5.4.5 Comparison of synthesis results for ASIC implementation ..... 96
5.4.6 Design selection ..... 100
5.5 CONCLUSION ..... 100
6.0 SINGLE AND HYBRID ARCHITECTURES FOR MULTIPLICATION OVER FINITE FIELD $G F\left(2^{M}\right)$ BASED ON REORDERED NORMAL BASIS ..... 103
6.1 INTRODUCTION ..... 103
6.2 PRELIMINARIES ..... 105
6.3 PROPOSED BIT- AND DIGIT-PARALLEL RNB MULTIPLIERS ..... 106
6.3.1 Proposed bit-parallel (BP) RNB multiplication algorithm ..... 106
6.3.2 Proposed BP architecture for RNB multiplier ..... 112
6.3.3 Proposed digit-parallel (DP) architecture for RNB multiplier ..... 115
6.3.4 Proposed low-latency bit- and digit-parallel (LBP) (LDP) architectures for RNB multiplier ..... 117
6.4 PROPOSED DIGIT-SERIAL (DS) RNB MULTIPLIER ..... 121
6.4.1 Brief review of existing DS RNB multiplier ..... 121
6.4.2 Proposed DS RNB multiplier ..... 122
6.5 PROPOSED HYBRID RNB MULTIPLIER ..... 127
6.5.1 Algorithm ..... 128
6.5.2 Architecture ..... 129
6.5.2.1 Architecture with two throughput choices ..... 129
6.5.2.2 Architecture with three throughput choices ..... 131
6.5.2.3 Architecture with four throughput choices ..... 132
6.6 COMPLEXITY COMPARISON ..... 134
6.6.1 Complexities of proposed MBP and DP architectures ..... 134
6.6.2 Complexities of proposed DS architectures ..... 135
6.6.3 Complexity of proposed hybrid architecture ..... 137
6.6.4 Comparison of area and time complexities between proposed architectures 13
6.6.5 Comparison with existing digit-serial multipliers ..... 137
6.6.6 FPGA implementation ..... 140
6.6.6.1 Optimal implementation ..... 140
6.6.6.2 Comparison of FPGA implementation ..... 140
6.6.7 ASIC implementation ..... 142
6.6.7.1 Optimal implementation ..... 142
6.6.7.2 Comparison of ASIC implementation ..... 142
6.6.8 FPGA implementation of hybrid architecture ..... 144
6.7 CONCLUSION ..... 144
7.0 SUMMARY AND FUTURE WORK ..... 146
7.1 DISSERTATION SUMMARY ..... 146
7.2 FUTURE WORK ..... 148
BIBLIOGRAPHY ..... 149

## LIST OF TABLES

1 Hardware- and time-complexities of proposed and the existing structures for multiplication over $G F\left(2^{m}\right)$ based on pentanomials ..... 34
2 Comparison of area and time complexities ..... 36
3 Comparison of area-time complexity of bit-parallel systolic multipliers ..... 67
4 Comparison of area-time complexity of digit-serial systolic multipliers ..... 68
5 Comparison of area-time complexities of digit-serial RB multipliers ..... 91
6 Comparison of area-time complexities of different multipliers where there exist a type I ONB $(n=m+1)$ ..... 92
7 Area-time-power complexities comparison of various multipliers based on FP- GA implementation ..... 97
8 Area-time-power complexities comparison of various multipliers based on ASIC implementation ..... 101
9 Comparison of area-time complexities of proposed RNB multipliers ..... 136
10 Comparison of area- and time-complexities of different digit-serial multipliers where there exist a type II ONB ..... 138
11 Comparison of area- and time-complexities of different digit-serial multipliers where there exist a type II ONB (continual) ..... 139

## LIST OF FIGURES

1 Detailed expression of $M_{1}$ and $M_{2}$. (a) The detail of $M_{1}$. (b) The detail of $M_{2} .28$
2 An example of bit-addition involved in $M_{2}$. . . . . . . . . . . . . . . . . . . . 28
3 Process of derivation of $A^{\prime(9)}$ directly from $A^{\prime(7)}$. . . . . . . . . . . . . . . . . 29
4 Process of PCA technique. (a) Process of derivation. (b) Process of derivation. 30
5 SFG for forward block of (3.21) for $m=13$. (a) SFG and cut-set retiming. (b) Functional description of node R. (c) Functional description of the $i$ th bitmultiplication node $\mathrm{M}(i)$. (d) Functional description of the bit-addition node AD. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32

6 Proposed systolic-like structure for $m=13$. (a) Proposed structure. (b) Design of the PE-1. (c) Design of a regular PE. (d) Design of the second PE in the array (from right). (e) Structure of NMRC in the PE-1 of the 2nd array. (f) An example of structure of the AND cell.

7 Proposed bit-parallel systolic multiplier-I (BP-I) over $G F\left(2^{m}\right)$, where $\triangle$ denotes a unit delay and black block denotes register cell. (a) Proposed systolic structure. (b) Internal structure of PRC cell. (c) Internal structure of PE-1. (d) Internal structure of regular PE. (e) Internal structure of PE-d.

8 Proposed modified bit-parallel systolic multiplier-I (MBP-I) over $G F\left(2^{m}\right)$, where $\triangle$ denotes a unit delay and black block denotes register cell. (a) Proposed systolic structure. (b) Internal structure of PRC cell. (c) Internal structure of regular PE of Array-1. (d) Internal structure of regular PE of Array-2 to Array- $w-1$, where $2 \leq i \leq w-1$. (e) Internal structure of regular PE of Array-w

9 Proposed digit-serial systolic multiplier-I (DS-I), where $\Delta$ denotes unit delay and black block denotes register cell. (a) Proposed structure. (b) Internal structure of $\mathrm{PE}[0]$, where $0 \leq u \leq w-1$. (c) Internal structure of a regular PE. (e) Internal structure of AC cell.

10 Proposed bit-parallel systolic multiplier-II (BP-II), where $\Delta$ denotes unit delay and black block denotes register cell $g=(2 w-k 1+k 3)$. (a) Proposed structure. (b) Internal structure of PRC, where M-I cell is designed into two-stage pipeline to reduce the critical-path to $T_{X}$. (c) Internal structure of a regular PE. (d) Detailed structure of M-V cell in PRC (derives $B_{\{P\}}^{0}$ from $B^{0}$ ).

11 Proposed modified bit-parallel systolic multiplier-II (MBP-II) over $G F\left(2^{m}\right)$, where $\triangle$ denotes a unit delay and black block denotes register cell $g=(2 w-$ $k 1+k 3$ ). (a) Proposed systolic structure. (b) Internal structure of PRC cell. (c) Internal structure of regular PE of Array-1. (d) Internal structure of regular PE of Array-2 to Array- $w-1$, where $2 \leq i \leq w-1$.

12 Proposed digit-serial systolic multiplier-II (DS-II), where $\Delta$ denotes unit delay and black block denotes register cell $g=(2 w-k 1+k 3)$. (a) Proposed structure. (b) Internal structure of $\mathrm{PE}[0]$, where $0 \leq u \leq w-1$. (c) Internal structure of a regular PE. (d) Internal structure of AC cell.

13 Proposed bit-parallel systolic multiplier-III (BP-III), where $\Delta$ denotes unit delay and black block denotes register cell. (a) Proposed structure, where each gray box represents a systolic-array module. (b) Internal structure of a regular PE , where $1 \leq v \leq d-1$ (there is no XOR cell in PE-1). (c) Internal structure of SPT. (d) Internal structure of PCA.(e) Internal structure of FMA.

14 Proposed digit-serial systolic multiplier-III (DS-III), where $\Delta$ denotes unit delay and black block denotes register cell

15 Comparison of latency of proposed and existing bit-parallel systolic multipliers. 70
16 Comparison of area-delay products (ADP)s of proposed and existing bit-parallel systolic multipliers.

17 Comparison of area-delay products (ADP)s of proposed and existing digitserial multipliers. (a) Comparison of ADPs of proposed and existing structures. (b) Detailed comparison.

18 Comparison of average computation time (ACT) of proposed and existing digitserial multipliers.

19 Signal-flow graph (SFG) for parallel realization of RB multiplication over $G F\left(2^{m}\right)$ based on (12) and (13). (a) The proposed SFG. (b) Functional description of S node, where S-I node performs circular bit-shifting of one position and S-II node performs circular bit-shifting by $Q$ positions. (c) Functional description of M node. (d) Functional description of A node.82

20 Processor-space flow graph (PSFG) of digit-serial realization of finite field RB multiplication over $G F\left(2^{m}\right)$. (a) The proposed PSFG. (b) Functional description of add-accumulation (AA) node.83

21 Cut-set retiming of PSFG of finite field RB multiplication over $G F\left(2^{m}\right)$, where " $D$ " denotes delay.84

22 Proposed structure-I (PS-I) for RB multiplier, where "R" denotes a register cell. (a) Detailed structure of the RB multiplier. (b) Structure of the bit-permutation module (BPM). (c) Structure of the AND cell in the partial product generation module (PPGM). (d) Structure of the XOR cell in the PPGM. (e) Structure of the register cell in the PPGM. (f) Structure of the finite field accumulator.

23 PS-I for RB multiplier when $d=2$. (a) Proposed cut-set retiming of PSFG when $d=2$. (b) Detailed internal structure of merged regular PPGU. (c) Corresponding PS-I for the case $d=2$.86

24 Proposed structure-II (PS-II) for RB multiplier, where "R" denotes a register cell. (a) Modified PSFG. (b) Structure of RB multiplier.88

25 Novel cut-set retiming of PSFG and its corresponding structure: PS-III. (a) Cut-set retiming. (b) BPM and PPGM of PS-III.

26 Comparisons of key metrics of various structures for $n=268$. (a) Comparisons of area-complexity (number of ALUT). (b) Comparisons of maximum frequency (MHz). (c) Comparisons of power consumption (mW)

27 Comparisons of area-delay-power complexities of various structures for $n=268$ (delay refers to the ACT of a structure. Area, delay and power are measured in number of ALUT, $10^{-4} \mathrm{~S}$ and mW , respectively). (a) Comparisons of areadelay product (ADP). (b) Comparisons of power-delay product (PDP). (c) Comparisons of area-delay-power product (ADPP)

28 Comparisons of key metrics of various structures for $n=268$. (a) Comparisons of area-complexity $\left(\mu m^{2}\right)$. (b) Comparisons of delay (ns). (c) Comparisons of power consumption (mW).

29 Comparisons of area-delay-power complexities of various structures for $n=268$ (delay refers to the ACT of a structure. Area, delay and power are measured in $\mu m^{2}$, ns and $\mathrm{mW} / \mathrm{GHz}$, respectively). (a) Comparisons of area-delay product (ADP). (b) Comparisons of power-delay product (PDP). (c) Comparisons of area-delay-power product (ADPP)

30 Extended expression of equation (6.6), where the bits in the dashed box are extra added bits.

31 Proposed bit-parallel (BP) RNB multiplication architecture, where $\triangle$ stands for unit delay. (a) Proposed architecture. (b) Function of the first PE. (c) Function of the regular $\mathrm{PE}(\mathrm{PE}[2]$ to $\mathrm{PE}[2 m])$.

32 Proposed modified bit-parallel-I (MBP-I) RNB multiplication architecture, where $\triangle$ stands for unit delay. (a) Modified architecture. (b) Internal structure of parallel adder arrays.

33 Detailed design of proposed MBP-II multiplier, where "D" denotes a register cell and $\triangle$ stands for unit delay. (a) Design of proposed architecture. (b) Design of BPM. (c) Structure of the AND cell. (d) Structure of the XOR cell. (e) Structure of the register cell.
34 Proposed digit-parallel (DP) architecture for $d=2$. (a) Two regular PEs of Fig. 31. (b) Merged PE. (c) Internal structure of two regular PEs of Fig. 31. (d) Internal structure of merged PE. (e) Design detail of proposed RNB multiplier for $d=2 \ldots 116$
35 Proposed low-latency bit-parallel (LBP) architecture for RNB multiplier. ..... 119
36 Proposed LBP architecture for $d=2$. ..... 120
37 Proposed digit-serial (DS) architecture for RNB multiplier. (a) Proposed DS archi- tecture. (b) Function of AA cell. ..... 124
38 Proposed DS architecture for RNB multiplier for $T=2 / Q$. ..... 126
39 Proposed hybrid architecture for RNB multiplier with two throughput choices. (a) Proposed hybrid architecture. (b) Functional description of demultiplexer (DM) cell. 130
40 Proposed hybrid architecture for RNB multiplier with three throughput choices. ..... 131
41 Proposed hybrid architecture for RNB multiplier with four throughput choices. ..... 132
42 Design diagram for proposed hybrid RNB multiplier. (a) Proposed diagram. (b) Functional description of selector signals. ..... 133
43 Area-delay product (ADP) trend along with $d$ for proposed MBP-I. Unit: number of ALUT•10-6. ..... 141
44 Area-delay product (ADP) comparison of proposed and existing structures. Unit: number of ALUT• $10^{-6} s$. ..... 141
45 Power-delay product (PDP) comparison of proposed and existing structures. Unit: $\mathrm{mW} \cdot 10^{-6} \mathrm{~s}$. ..... 142
46 Area-delay product (ADP) trend along with $d$ for proposed MBP-I. Unit: $u \mathrm{~m}^{2} \cdot \mathrm{~ns}$. ..... 143
47 Area-delay product (ADP) comparison of proposed and existing structures. Unit: $u \mathrm{~m}^{2}$.ns. ..... 143
48 Chip-view of proposed hybrid architecture in FPGA device. ..... 144

## PREFACE

I would like to give my highest gratitude to my advisor, Professor Zhi-Hong Mao, for his support, encouragement, and guidance that I can go through my Ph.D. study at the University of Pittsburgh peacefully and successfully. Many thanks also to my co-advisor, Dr. Pramod Kumar Meher, for his diligent help and warm care.

I would like to thank Professor Luis F. Chaparro, Professor Thomas McDermott, Professor Gregory Reed, Professor Ervin Sejdić and Professor Mingui Sun for their service as my Ph.D. committee members.

Many thanks to all the members of my research group, especially Shimeng Huang and Qinhao Zhang, for their kind help in my Ph.D. study.

I also would like to thank all my friends here in Pittsburgh, especially Andy Wang and his family, Tom Piccone and his family, Williams, Yohan, Silver, Shasha, Jerry, Timothy Feng and his family, Po-yu and his family...all the members in Church in Pittsburgh. Many thanks to Prof. Jung Han, Department of Electrical Engineering, Yale University.

Endless thanks to my parents, my parents in law, my lovely wife, Jane Ni, and my younger brother and sister, for their great love, constant support, and warm encouragement.

### 1.0 INTRODUCTION

Cryptographic engineering can be traced back about 2000 years ago, when two parties are required to share a symmetric key for encryption and decryption for communications. As technology advances, the ancient cryptographic technologies are no longer applicable, e.g., for the approached suggested 2000 years ago, two parities must met each other and agree on the symmetric key. Modern cryptographic techniques have been developed a lot since 1976, when two scientists Die and Hellman invented an algorithm which leads to today's public key cryptography systems [1-5]. Recently, technologies like wearable and portable devices, deeply embedded systems, wireless sensor nodes, RFID tags develops in a significant speed and greatly changes people's daily life. Meanwhile, security issues arise with all these devices, i.e., how to maintain the data processed in a correct form, how to protect the data from stolen and so on. All these challenges require advanced or emerging cryptographic systems to meet the critical/specific requirements. It is worth mentioning that all these cryptographic systems need efficient realization of finite field multiplication over $G F\left(2^{m}\right)$. The multiplication over $G F\left(2^{m}\right)$ is much more complex than the addition operation in finite fields. Besides, the multiplication operation can be extended further to perform division, exponentiation, and inversion [6]-[8]. Generally, the multiplication over $G F\left(2^{m}\right)$ can be easily implemented on a general purpose machine. But the software implementations usually do not meet the, speed, area, cost constrains and some environmental requirements for specific embedded systems. Most of the real-time embedded systems, therefore, need hardware implementation of finite field arithmetic operations. Luckily, modern very large scale integration (VLSI) provides us opportunities to deal with these issues. All these topics can be viewed as an applied science in the overlap between mathematics, computer engineering and electrical engineering.

### 1.1 PRELIMINARY: PROBLEM STATEMENT AND MOTIVATION

Security issues arise significantly in various resource-constrained environments (such as deeply embedded systems, smart cards, portable devices, and wearable devices) and highperformance web server (such as online banking systems) [1]-[5]. Undoubtedly, all these applications require highly efficient cryptographic computing systems, such as elliptic curve cryptography (ECC). On one hand, the resource-constrained applications suffer from availability of resources like chip area. On the other hand, these systems also suffer from low throughput ability of the current cryptographic systems. Moreover, due to increasing number of small and connected devices to the internet servers, efficient computation of cryptographic systems are crucial for every devices.

There are three major features determine the performance of a certain cryptographic system: speed, area occupation and safety. Meanwhile, as more and more technologies exposed to the public, it becomes very challenging for modern cryptographic systems to handle those increasing heavy tasks. Therefore, researchers are still working toward the safer and faster cryptographic systems.

Finite field multiplication over $G F\left(2^{m}\right)$ is widely used in emerging cryptographic systems as a basic component, e.g., ECC and error control coding systems [1]-[5]. The multiplication over $G F\left(2^{m}\right)$ is much more complex than the addition operation in finite fields. Besides, the multiplication operation can be extended further to perform division, exponentiation, and inversion [6]-[8]. In general, there are three major basis to perform the multiplication over $G F\left(2^{m}\right)$, i.e., polynomial basis, normal basis and redundant basis. All the three basis can be used in various application environments due to their different characteristics and usually multiplication over certain basis will mostly be used because of its simplicity and regularity of the structure.

The choice of basis to represent field elements can determine the performance of the field arithmetic [9]-[11]. Modern cryptographic systems usually involve a number of arithmetic operations such as the multiplication, squaring and so on. It is worthy mentioning that normal basis multipliers have no hardware cost in squaring operations (only involve bits-shifting), more and more cryptographic circuits designs prefer to use the normal basis
multipliers compared with the multipliers based on the other two bases. There are two special classes of normal basis for which the complexity of multiplication can be minimized, namely the optimal normal basis (ONB) type I and II. ONB Type I and II has been widely used for various cryptographic system designs [12]-[19].

On the other side, however, polynomial basis multipliers have advantages over normal basis multipliers such as modularity and regularity of the multiplier, easy to be realized in high-throughput systems. The National Institute of Standards and Technology (NIST) has also recommended five binary finite fields for ECC implementation [8], and two of those are generated by the trinomials, $f(x)=x^{233}+x^{73}+1$ and $f(x)=x^{409}+x^{87}+1$ [8], while the other three are pentanomials. Therefore, a number of works have been done on efficient realization of multiplication over $G F\left(2^{m}\right)$ based on various basis [13]-[16].

These works can be classified into two types, in terms of the design style, the systolic designs and the non-systolic designs. The non-systolic designs may have low-latency, but yield low throughput, while the systolic designs feature modularity, regularity and local interconnections, which are important properties for VLSI design [20]-[25], and all the processing elements (PEs) in a systolic array are fully pipelined to produce very high throughput rate [26]-[34]. But, on the other hand, systolic structures usually suffer from large number of registers in structure. In terms of the input/output style, the existing works can be classified as bit-serial, digit-serial, bit-parallel, digit-parallel and serial/parallel hybrid structures [35]-[41]. In real application environment, however, considering the tradeoff between the area and delay complexity of a design, most researches are focused on the low-speed implementations [42]-[54]. Therefore, there is great potential on high-throughput, low-latency and low-complexity realization of finite field multiplication over $G F\left(2^{m}\right)$ [55]-[67].

The systolic implementation of finite field multiplication over $\operatorname{GF}\left(2^{m}\right)$ usually has benefits like high-throughput, low critical-path and stable output. But on the other side, it suffers long latency and large number of registers used in the structure for data transferring. Systolic structure usually needs a large number of registers in the PEs, which greatly increases the overall area of the systolic structure. Therefore, we should find an efficient way to reduce the register count. Moreover, since the latency of systolic structure is long, efforts should be made to reduce the latency of the whole structure. Furthermore, great efforts
should be made on the efficient digit-serial structure which not only has high-throughput ability but also bring benefits to the area reduction.

VLSI digital signal processing (DSP) design techniques are widely used in various application systems [20]. It is believed that with proper VLSI DSP design techniques, practical high-throughput low-complexity digit-serial implementation of finite field multiplication over $G F\left(2^{m}\right)$ can be obtained. This thesis is devoted to develop a bottom-up approach for feasible low-complexity high-throughput and low-latency multipliers over $G F\left(2^{m}\right)$ for emerging cryptographic systems.

### 1.2 OBJECTIVES OF THE DISSERTATION

In this dissertation, novel VLSI implementation of high-throughput, low-latency and lowcomplexity finite field multipliers over $G F\left(2^{m}\right)$ for emerging cryptographic systems are presented. A bottom-up approach is proposed in designing these efficient multipliers. Trinomial based multiplier has been thoroughly studies in past years because of its characteristics like simplicity and regularity of the multiplication process. In this thesis, we thus only focus on normal basis and pentanomial based multipliers. Normal basis multipliers usually are complex and once they are not preferred for cryptographic systems because of their complicate multiplication process. But through years' derivation, some reordered versions, like redundant basis (RB) and reordered normal basis (RNB) [68], merged that the normal basis multipliers have great potential in cryptographic systems especially because of its free squaring operations. On the other hand, low-latency high-throughput bit-level and digit-level multipliers based on pentanomials are rarely reported due to their complicated multiplication, though three of them are recommended by NIST for real applications.

Thus, in this dissertation, we firstly propose novel bit-level and digit-level implementation of multipliers based on RB (type I ONB). Novel single and hybrid architectures for RNB (type II ONB) multipliers are also presented. High-throughput Low-latency bit- and digit-level pentanomial basis multipliers are discussed and presented. The objectives of this report are to design high performance and fast finite field multipliers for emerging/advanced
cryptographic systems for small and wearable devices based on different security level and key size.

The major contributions of this dissertation are presented in the following:

### 1.2.1 Low latency systolic montgomery multiplier for finite field $G F\left(2^{m}\right)$ based on pentanomials

In this chapter, a low latency bit-parallel systolic Montgomery multiplier over $G F\left(2^{m}\right)$ based on irreducible pentanomials. We have presented an efficient algorithm to decompose the multiplication into a number of independent units for parallel processing. Besides, we have introduced a novel so-called pre-computed addition (PCA) technique to further reduce the latency. We have also proposed a novel modular reduction (NMR) operation based on the PCA technique, which is more suitable for deriving low latency multiplier compared to modular reduction schemes in existing multipliers. Moreover, by suitable cut-set retiming, we have derived here a low latency bit-level-pipelined systolic design for field multiplication based on our proposed algorithm. The proposed design has the same critical-path as the corresponding existing design, but offers at least one-fourth of the latency of the other. For the pentanomial suggested by NIST, the proposed design offers $74 \%$ reduction of area-delay product over the recently reported design.

### 1.2.2 Low-latency high-throughput systolic multipliers over $\boldsymbol{G F}\left(\mathbf{2}^{m}\right)$ for NIST pentanomials

Recently, finite field multipliers with capabilities like low-latency and high-throughput have gained great attention in emerging cryptographic systems. Systolic realization of low-latency and high-throughput multipliers over $G F\left(2^{m}\right)$ for NIST pentanomials, however, are not so abundant. In this chapter, we present three pairs of low-latency and high-throughput bitparallel and digit-serial systolic multipliers specifically based on NIST pentanomials. Novel decomposition-technique has been proposed that the multiplier is decomposed into several parallel processing arrays to obtain a bit-parallel systolic structure (BP-I) with a criticalpath of $2 T_{X}$ ( $T_{X}$ is the propagation delay of an XOR gate). These parallel arrays are
then projected along vertical direction to obtain a digit-serial structure (DS-I) with the same critical-path. To increase the throughput rate, another pair of bit-parallel (BP-II) and digit-serial (DS-II) structures are then presented based on a novel modular reduction operation, where the critical-paths are reduced to $T_{A}+T_{X}$ ( $T_{A}$ is the propagation delay of an AND gate). Identical data sharing between processing elements (PEs) has been proposed to reduce area-complexity of BP-I and BP-II further. Finally, we have proposed Karatsuba Algorithm (KA)-based bit-parallel (BP-III) and digit-serial (DS-III) multipliers to enhance the throughput rate further. From synthesis results, it is shown that the proposed multipliers have significantly lower latency and higher throughput than the existing designs. To the authors' knowledge, this is the first report on low-latency systolic multipliers based on NIST pentanomials without any restriction on latency choice.

### 1.2.3 High-throughput finite field multipliers using redundant basis for FPGA and ASIC implementations

RB multipliers over $G F\left(2^{m}\right)$ have gained huge popularity in ECC mainly because of their negligible hardware cost for squaring and modular reduction. In this chapter, we have proposed a novel recursive decomposition algorithm for RB multiplication to obtain highthroughput digit-serial implementation. Through efficient projection of signal-flow graph (SFG) of the proposed algorithm, a highly regular processor-space flow-graph (PSFG) is derived. By identifying suitable cut-sets, we have modified the PSFG suitably and performed efficient feed-forward cut-set retiming to derive three novel multipliers which not only involve significantly less time-complexity than the existing ones but also require less area and less power consumption compared with the others. Both theoretical analysis and synthesis results confirm the efficiency of proposed multipliers over the existing ones. The synthesis results for field programmable gate array (FPGA) and application specific integrated circuit (ASIC) realization of the proposed designs and competing existing designs are compared. It is shown that the proposed high-throughput structures are the best among the corresponding designs, for FPGA and ASIC implementation. It is shown that the proposed designs can achieve up to $94 \%$ and $60 \%$ savings of area-delay-power product (ADPP) on FPGA and ASIC
implementation over the best of the existing designs, respectively. The proposed designs, therefore, can be used in various application environments.

### 1.2.4 Single and hybrid architectures for multiplication over finite field $G F\left(2^{m}\right)$ based on reordered normal basis

RNB, a reordered version of an ONB II, has great potential to be used in modern/emerging cryptographic systems because of its efficient realization in multiplication and squaring operations over $G F\left(2^{m}\right)$. In this chapter, efficient bit- and digit-level algorithms for computing multiplication over $\operatorname{GF}\left(2^{m}\right)$ based on RNB are presented. Novel high-throughput low-complexity architectures are presented based on these proposed algorithms. First of all, high-throughput bit- and digit-parallel multipliers are presented. To have an optimal balanced trade-off between area and time complexities, novel digit-serial architectures for RNB multiplication is proposed then. Finally, for the first time, a novel hybrid architecture for parallel/serial realization of finite field multiplication based on RNB is introduced. The main advantage of the novel hybrid architecture is that it offers flexible choices of throughput of parallel/serial realization of RNB multiplication while meantime it involves little hardware overhead. This feature would be a major advantage for implementing multiplication in modern/emerging reconfigurable cryptographic systems. Both theoretical comparison and practical simulation results from FPGA and ASIC realization are presented. It is shown that the proposed multipliers have significantly lower area-time-power complexity than the corresponding existing designs. Specifically, FPGA realization of the novel hybrid multiplier is detailed presented to confirm its efficiency in FPGA based reconfigurable cryptographic platforms.

### 1.3 OUTLINE OF THE DISSERTATION

The rest of this dissertation is organized as follows. In total, we have four major chapters covering the technical problems.

Chapter 2 gives a brief review of mathematic formulation of polynomial basis and normal basis multiplication over $G F\left(2^{m}\right)$. Several classes of the most frequently used basis multipliers are also introduced. Moreover, the previous reported design styles of finite field multipliers over $G F\left(2^{m}\right)$ are also presented.

Chapter 3 introduces a low latency bit-parallel systolic Montgomery multiplier over $G F\left(2^{m}\right)$ based on irreducible pentanomials. This is the first report specifically focus on pentanomial basis multipliers.

Chapter 4 proposes three pairs of low-latency and high-throughput bit-parallel and digitserial systolic multipliers specifically based on NIST pentanomials. This is the first report on low-latency systolic multipliers based on NIST pentanomials without any restriction on latency choice.

Chapter 5 introduces the design of serveral high-throughput multipliers over $G F\left(2^{m}\right)$ based on RB and their implementations in both FPGA and ASIC platforms. The design procedure of the multiplications are proposed as well as the novel architectures.

Chapter 6 presents several novel high-throughput low-complexity architectures based on RNB. Bit- and digit-parallel, digit-serial and hybrid architectures are presented, respectively, as well as their performance in both FPGA and ASIC platforms.

Finally, Chapter 7 gives a summary of the contributions of the entire dissertation and provides future research directions.

### 2.0 FINITE FIELD MULTIPLICATIONS OVER $G F\left(2^{M}\right)$

In this chapter, we present a brief review of mathematic background of finite field multiplication over $G F\left(2^{m}\right)$. Some basic concepts of the finite field operations are introduced, including addition and multiplication. Several classes of the most frequently used irreducible polynomials are also described. Moreover, the previous reported designs of polynomial basis multiplication over $G F\left(2^{m}\right)$ are given.

### 2.1 INTRODUCTION TO FINITE FIELD

The efficient implementation of finite field arithmetic is critical to modern cryptographic systems like the elliptic curve systems because the operations involved in these systems are performed using arithmetic operations in theses fields.

### 2.1.1 Basic concepts about finite field

Fields, expressed as $F$, are generally defined as abstractions of familiar number systems (such as the real numbers $R$ ) as well as their essential properties. Usually, two operations, namely addition (denoted by + ) and multiplication (denoted by $\cdot$ ) are involved in the field, which satisfy the usual arithmetic properties, such as the distributive law: $(a+b) \cdot c=a \cdot c+b \cdot c$ for all $a, b, c \in F[1]-[5]$. If the field contains finite elements, then the field is called to be finite.

### 2.1.2 Field operations

Two basic operations are involved in the field arithmetic operations, i.e., addition and multiplication. Subtraction can be expressed in terms of addition: for $a, b \in$ field $F, a-b=$ $a+(-b)$, where $-b$ is the unique element in the field that $b+(-b)=0$. Similarly, division of field elements can be expressed by multiplication: for $a, b \in$ field $F$ with $b \neq 0$, we have $a / b=a \cdot b^{-1}[1]-[5]$.

### 2.1.3 Field order

The order of a certain finite field is determined by the number of elements in that field. For a finite field $F$, if the order of this field is $q$ and $q$ is a prime power, i.e., there exists $q=p m$ where $p$ is a prime number and $m$ is a positive integer. If $m=1$, then this field is defined as a prime field. If $m \geq 2$, then this field is defined as an extension field [1]-[5].

### 2.1.4 Binary fields

If the order of a finite field $F$ is $2^{m}$, this field is called binary field or characteristic-two field, expressed as $G F\left(2^{m}\right)$. Polynomial basis representation can be used to construct $G F\left(2^{m}\right)$, where the elements of $G F\left(2^{m}\right)$ are binary polynomials (coefficients $\in\{0,1\}$, and degree $\leq m-1)$. The elements in the finite field $G F\left(2^{m}\right)$ are the polynomials as $\{0,1, \alpha, \alpha+$ $\left.1, \alpha^{2}, \alpha^{2}+1, \ldots, \alpha^{m-1}+\alpha^{m-2}+\ldots+\alpha+1\right\}$, where $\alpha$ is the root of irreducible polynomial $f(x)$ over $G F(2)(G F(2)=\{0,1\})$, i.e., $f(\alpha)=0[1]-[5]$.

The irreducible binary polynomial is defined as follows: For a polynomial of degree $m$, this polynomial cannot be factored as a product of binary polynomials with degree less than $m$, this polynomial is called the irreducible polynomial.

The major arithmetic operations in the finite field $G F\left(2^{m}\right)$ are the addition and multiplication. Addition in field $G F\left(2^{m}\right)$ is simple and easy, namely the addition of polynomials, with coefficient arithmetic performed modulo 2, which can be implemented by XOR gates in hardware design. On the other side, the multiplication is much more complex, and it is performed by field elements modulo the reduction polynomial. For example, for any binary
polynomial $a(x), a(x) \bmod f(x)$ denotes the reminder polynomial of degree less than $m$. And this operation is called reduction modulo $f(x)$ [1]-[5].

### 2.2 POLYNOMIAL BASIS MULTIPLICATION OVER $G F\left(2^{M}\right)$

Recently, the binary field $G F\left(2^{m}\right)$ has gained substantial interests due to its widely usage in various applications, such as algebraic codes, cryptographic systems, random number generators, VLSI DSP systems and VLSI testing platforms. Among all these applications, the multiplication over $G F\left(2^{m}\right)$ is served as a common computing core and can be extended further to obtain the operations of division, exponentiation, and inversion. Thus, in this section, we present the basic steps of the polynomial basis multiplication over $G F\left(2^{m}\right)$ as follows:

Let $f(x)$ be a degree $m$ irreducible polynomial over $G F(2)$ in the form [1]-[5], [36]

$$
\begin{equation*}
f(x)=x^{m}+f_{m-1} x^{m-1}+\cdots+f_{1} x+f_{0} \tag{2.1}
\end{equation*}
$$

where $f_{i} \in G F(2)=\{0,1\}$. Then the set $\left\{1, x, \ldots, x^{m-1}\right\}$ is the polynomial basis in $G F\left(2^{m}\right)$ defined by $f(x)$ as

$$
\begin{equation*}
a(x)=a_{m-1} x^{m-1}+\cdots+a_{1} x+a_{0} \tag{2.2}
\end{equation*}
$$

where $a_{i} \in G F(2)$.
Let $a(x)$ and $b(x)$ be two field elements and $c(x)$ be the product, then

$$
\begin{equation*}
c(x)=a(x) b(x) \bmod f(x) \tag{2.3}
\end{equation*}
$$

where

$$
\begin{align*}
& b(x)=b_{m-1} x^{m-1}+\cdots+b_{1} x+b_{0}  \tag{2.4}\\
& c(x)=c_{m-1} x^{m-1}+\cdots+c_{1} x+c_{0} \tag{2.5}
\end{align*}
$$

and $b_{i}, c_{i} \in G F(2)$, for $i=0,1, \ldots, m-1$. Then (2.3) can be expressed as another form as follows:

$$
\begin{equation*}
c(x)=\left(\sum_{i=0}^{m-1} b_{i} a(x) x^{i}\right) \bmod f(x) \tag{2.6}
\end{equation*}
$$

Then, (2.6) can be changed into

$$
\begin{equation*}
c(x)=\sum_{i=0}^{m-1} b_{i}\left(a(x) x^{i} \bmod f(x)\right) \tag{2.7}
\end{equation*}
$$

Then define

$$
\begin{equation*}
a(x)^{0}=a(x), \text { and } a(x)^{j}=\left(a(x) x^{j} \bmod f(x)\right) \tag{2.8}
\end{equation*}
$$

Then

$$
\begin{equation*}
a(x)^{j+1}=a(x)^{i} x \bmod f(x) \tag{2.9}
\end{equation*}
$$

Define that

$$
\begin{equation*}
a(x)^{j}=\sum_{i=0}^{m-1} a_{i}^{j} x^{i} \tag{2.10}
\end{equation*}
$$

Since $x$ is the root of $f(x)$, then we can have

$$
\begin{equation*}
x^{m}=f_{m-1} x^{m-1}+\cdots+f_{1} x+f_{0} \tag{2.11}
\end{equation*}
$$

Substituting (2.11) into (2.9)

$$
\begin{equation*}
a(x)^{j+1}=a_{m-1}^{j+1} x^{m-1}+\cdots+a_{1}^{j+1} x+a_{0}^{j+1} \tag{2.12}
\end{equation*}
$$

where

$$
\begin{gather*}
a_{0}^{j+1}=a_{m-1}^{j}  \tag{2.13}\\
a_{i}^{j+1}=a_{i-1}^{j}+a_{m-1}^{j} f_{i}, \text { for } 1 \leq i \leq m-1
\end{gather*}
$$

The algorithm above presents the polynomial basis multiplication over $G F\left(2^{m}\right)$. It is worth mentioning that the choice of the irreducible polynomial $f(x)$ may reduce the computation complexity of modular reduction. Usually, the sparse irreducible polynomials having fewer nonzero terms are preferred for efficient realization of multiplication over $G F\left(2^{m}\right)$. In the following section, we will give some important irreducible polynomials which are widely used in modern cryptographic systems.

### 2.2.1 Important irreducible polynomials

As mentioned above, the choice of the irreducible polynomial $f(x)$ may ease the multiplication operations over $G F\left(2^{m}\right)$. Among all the important irreducible polynomials, usually trinomials, pentanomials, equally spaced polynomials, and AOPs are selected for real applications [1]-[9]. In this report, however, we only focus on trinomials, pentanomials and AOPs with several reasons as follows:

1 Trinomials are the shortest polynomials existed, and the multiplications are easy to be performed.
2 The National Institute of Standards and Technology (NIST) has recommended five binary finite fields for ECC implementation, and two of those are generated by the trinomials, $f(x)=x^{233}+x^{73}+1$ and $f(x)=x^{409}+x^{87}+1$.
3 The NIST also suggested three pentanomials for cryptographic engineering.
4 One of the pentanomial based multiplier suggested by NIST has the smallest size for cryptographic systems.

5 Multipliers for the AOP-based binary fields are simple and regular, very suitable for VLSI implementation.
6 AOP-based multiplication architectures can be used as a kernel circuit for field exponentiation, inversion, and division architectures.
7 AOP-based multipliers can be used for the nearly AOP (NAOP) which could be used for efficient realization of ECC systems.

### 2.2.2 AOPs

An AOP is a polynomial expressed as [1]-[5]

$$
\begin{equation*}
f(x)=x^{m}+x^{m-1}+\cdots+x+1 \tag{2.14}
\end{equation*}
$$

where all the coefficients are " 1 ". For an AOP, if $m+1$ is a prime number and 2 is a primitive modulo $m+1$, this AOP is called as irreducible AOP. For example, for the values of $m \in$ $\{2,4,10,12,18,28,36,52,58,60,66,82,100,106,130,138,148,162,172,178, \ldots\}$, the AOP is reducible.

AOP has an important property, for an AOP $f(x)$, we can have $x^{m}=1+x+\ldots+x^{m-1}$, and therefore we have $x^{m}+1=1$. This property can be used to reduce the complexity of arithmetic operations.

Recently, an efficient class of polynomial [34], namely the NAOP is introduced for efficient cryptographic system realization. In practical implementation, AOP can be used to represent the NAOP to reduce the computation complexity, i.e., some coefficients of AOP can be replaced by " 0 " to represent the NAOP.

### 2.2.3 Trinomials

A trinomial over $G F\left(2^{m}\right)$ can be expressed as[1]-[5]

$$
\begin{equation*}
f(x)=x^{m}+x^{k}+1 \tag{2.15}
\end{equation*}
$$

where $1<k<m$. The trinomial has only three nonzero coefficients and there is no other irreducible polynomial that has fewer nonzero coefficients than the trinomial. Irreducible trinomial basis multiplication over $G F\left(2^{m}\right)$ has drawn significant attention because it can reduce the complexity of multiplication. Moreover, there are abundant irreducible trinomials existed for every degree $m$.

### 2.2.4 Pentanomials

A pentanomial over $G F\left(2^{m}\right)$ can be expressed as[1]-[5]

$$
\begin{equation*}
f(x)=x^{m}+x^{k 3}+x^{k 2}+x^{k 1}+1 \tag{2.16}
\end{equation*}
$$

where $1<k 1<k 2<k 3<m$. A polynomial with five nonzero coefficients, irreducible pentanomials have drawn significant attention also because using them can reduce the complexity of finite field arithmetic in $G F\left(2^{m}\right)$. Furthermore, it was proved in that there exists either an irreducible trinomial or pentanomial of degree $m \in[2,10,000]$, therefore an irreducible pentanomial can be used whenever an irreducible trinomial of degree $m$ does not exist.

### 2.2.5 Existing works about polynomial basis multiplication over $G F\left(2^{m}\right)$

The multiplication over $G F\left(2^{m}\right)$ can be easily implemented on a software platform. But for a number of practical applications, like the credit card, it is unpractical to embed a general purpose machine in a card. Moreover, the software implementations usually do not meet the speed requirement of some time critical systems. Most of the real time cryptographic systems, therefore, need hardware implementations. The hardware implementation usually has highly cost in terms of area and time complexity. Therefore, the designing of a high-speed hardware structure with less area requirement has become much more demanding.

A number of works have been done on efficient realization of multiplication over $G F\left(2^{m}\right)$ based on irreducible polynomials [37]-[49]. These works can be classified into three major types, in terms of their input-output structuring: (i) serial-in serial-out structures, (ii) parallel-in parallel-out structures and (iii) serial/parallel structures. Serial-in serial-out structure usually has low area requirement but its throughput is low and usually it is not suitable for real applications. The parallel-in parallel-out structure, however, has a high throughput but suffers large area complexity. To tradeoff the area-time complexity, serial/parallel is introduced by some researches to achieve an optimal balance. These works can also be classified into two types, in terms of the design style, the systolic designs and the non-systolic designs. The non-systolic designs may have low latency, but yield low throughput, while the systolic designs feature modularity, regularity and local interconnections, which are important properties for VLSI design [17]-[18], and all the PEs in a systolic array are fully pipelined to produce very high throughput rate [19]-[20]. Along with the development of semiconductor technology, more and more transistors can be embedded in one single chip. On the other side, more and more modern cryptographic systems require high-speed processing abilities. Therefore, in this thesis, we only focus on the parallel-in parallel-out systolic structures for multiplication over $G F\left(2^{m}\right)$.

### 2.2.6 Existing works on AOPs

For non-systolic realizations: In one early paper [44], Fenn et al. has presented a serial-in serial-out structure for AOP-based multiplication. An efficient bit-parallel multiplier defined
by AOP has been shown in [45]. A serial-in serial-out multiplier defined by AOP has been suggested in [46]. Very recently, Meher et al. has suggested a serial/parallel structure for AOP-based multiplication [47].

For systolic realizations: In an early paper [48], a bit-parallel systolic design of multipliers for the field defined by AOP has been suggested by Lee et al. Another efficient bit-parallel systolic design is presented in [49]. In a recent paper [50], a low-complexity bit-parallel systolic Montgomery multiplier based on AOP has been suggested. Very recently [51], an efficient systolic Montgomery multiplier based on AOP is presented.

### 2.2.7 Existing works on trinomials

In an early paper [53], a bit-parallel systolic design for multiplication over $G F\left(2^{m}\right)$ have been suggested by Yeh et al.. Several other works have been suggested for efficient realization of finite field multiplication over $G F\left(2^{m}\right)$ [38]-[40]. In [36], the authors propose a systolic structure for polynomial based multiplication. In a recently reported paper [37], Meher has suggested systolic and super-systolic structures for multiplication over $G F\left(2^{m}\right)$.

### 2.2.8 Existing works on pentanomials

There are only a small number of papers specifically focusses on pentanomials [61]. And Because pentanomial is more complicate than the other polynomials, it is rare to find a design with low-latency high-throughput abilities. Structures about penatanomials proposed in this thesis are all the brand new designs.

### 2.2.9 Research direction

NIST has recommended five polynomials for ECC implementation, two of them are trinomials , the others are pentanomials [8] (unfortunately, AOP is not selected here). Trinomial based multiplier is simpler than pentanomial based multiplier, and hence is thoroughly studies in past years because of its characteristics like simplicity and regularity of the multiplication. On the other hand, low-latency high-throughput bit-level and digit-level multipliers based
on pentanomials are rarely reported due to their complicated multiplications, though three of them are recommended by NIST for real applications.

Keeping this in view, in this thesis, we will only focus on pentanomial based multipliers. Bit-parallel systolic multipliers are preferred for high-speed applications, but to lower the latency would be a real challenge. To obtain balance between area and time complexities, digit-serial multipliers would be a good choice. Overall, area-time efficient bit-parallel and digit-serial multipliers based on pentanomial will be the current/future research direction.

### 2.3 NORMAL BASIS MULTIPLICATION OVER $G F\left(2^{M}\right)$

Define an element $\beta \in G F\left(2^{m}\right)$, then $N=\left[\beta^{2^{0}}, \beta^{2^{1}}, \ldots, \beta^{2^{m-1}}\right]$ is called a Normal Basis of $G F\left(2^{m}\right)$ over $G F(2)\left(\beta^{2^{0}}, \beta^{2^{1}}, \ldots, \beta^{2^{m-1}}\right.$ are linearly independent). We can also say that $\beta$ generates the normal basis $N$, or $\beta$ is one of the normal elements of $G F\left(2^{m}\right)$ over $G F(2)$. It is already proved that for all positive integers $m$ there exists a normal basis in the field $G F\left(2^{m}\right)$ over $G F(2)$ [1]-[5]. Based on the above definition, any element $A \in G F\left(2^{m}\right)$ can be expressed as (using a normal basis):

$$
\begin{equation*}
A=\sum_{i=0}^{m-1} a_{i} \beta^{2^{i}}=a_{0} \beta+a_{1} \beta+\cdots+a_{m-1} \beta^{2^{m-1}} \tag{2.17}
\end{equation*}
$$

where $a_{i} \in G F(2)$ and $0 \leq i \leq m-1\left(a_{i}\right.$ can be called the $i$ th coordinates of $\left.A\right)$. For simplicity of discussion, $A$ can be expressed as $A=\left(a_{0}, a_{1}, \ldots, a_{m-1}\right)$ for short.

Squaring operation, carried out by only cyclic right shift, is the simplest and easiest operation in normal basis arithmetic. And hence there is nearly no cost in hardware realization, which automatically makes normal basis a preferred choice of representation in systems based on hardware implementation. On the other side, normal basis multiplication is not that simple as squaring, even much more complicated. Lots of efforts have been made to reduce the complexity of normal basis multiplication. Hardware realization of two two finite field elements represented in a normal basis was first described by Massey and Omura [69] (people usually call normal basis multiplication after their names as Massey-Omura
multipliers). Nevertheless, normal basis multipliers offer high complexity in hardware when compare to polynomial basis multipliers [70]-[87].

There are some efforts have been made to reduce the complexity of normal basis multiplier. Mullin et al. proposed a serial of normal bases, called ONB, which has lower complexity in hardware realization. There are two special types of normal bases, i.e., type-I and type-II ONB. RB is a variance of type-I ONB, while RNB is a reordered form of type-II ONB [68]. The use of the RB and RNB can reduce significantly the complexity of various arithmetic operations.

### 2.3.1 Some properties

Any two elements and $\beta \in G F\left(2^{m}\right)$, we have $(\alpha+\beta)^{2}=\alpha^{2}+\beta^{2}$. Furthermore, for any element $\alpha \in G F\left(2^{m}\right)$, we can have $\alpha^{2^{m}}=\alpha$. Therefore, we can have $1=\beta+\beta^{2}+\beta^{4}+\cdots+\beta^{2^{m-1}}$ for any element $\beta \in G F\left(2^{m}\right)$. We can say that for $(1,1,1, \ldots, 1)$ is the normal basis representation of 1 [1]-[5].

Define $N=\left[\beta^{2^{0}}, \beta^{2^{1}}, \ldots, \beta^{2^{m-1}}\right]$ as a normal basis of $G F\left(2^{m}\right)$ over $G F(2)\left(\beta^{2^{0}}, \beta^{2^{1}}, \ldots, \beta^{2^{m-1}}\right.$ are linearly independent). While one polynomial has roots are linearly independent over $G F(2)$ in binary field is called an irreducible $N$-polynomial. Moreover, it has already been proven that the elements of a normal basis are exactly the same roots of an $N$-polynomial. Therefore, we can describe a normal basis as another $N$-polynomial.

For practical applications, the normal basis arithmetic operation should have a complexity as low as polynomial. Given an integer $m$ and the field $G F(2)$, generate a normal basis of $G F\left(2^{m}\right)$ over finite field, or equivalently, construct an $N$-polynomial of degree $m$, is quite important.

### 2.3.2 Squaring

Define $N=\left[\beta^{2^{0}}, \beta^{2^{1}}, \ldots, \beta^{2^{m-1}}\right]$ is a normal basis of $G F\left(2^{m}\right)$ over finite field. For any $A$ and $B \in G F\left(2^{m}\right)$, we can have $(A+B)^{2}=A^{2}+B^{2}$ since $2 A B=0$. From Fermats theorem, we can have $A^{2^{m-1}}=1$ and $A^{2^{m}}=A[1]-[5]$. Thus, we can have the following equations to depict the squaring process (Normal basis squaring operation is widely used in many
applications due to its efficient realization, i.e., it involves nearly free hardware cost since no extra operation is involved except cyclic shift):

$$
\begin{equation*}
A=\sum_{i=0}^{m-1} a_{i} \beta^{2^{i}}=a_{0} \beta+a_{1} \beta+\cdots+a_{m-1} \beta^{2^{m-1}} \tag{2.18}
\end{equation*}
$$

then we can have

$$
\begin{align*}
& A^{2}=a_{0} \beta^{2^{1}}+a_{1} \beta^{2^{2}}+\cdots+a_{m-1} \beta^{2^{m}} \\
& =a_{m-1} \beta^{2^{0}}+a_{0} \beta^{2^{1}}+\cdots+a_{m-2} \beta^{2^{m-1}} \tag{2.19}
\end{align*}
$$

Therefore, we can express $A=\left(a_{0}, a_{1}, \ldots, a_{m-1}\right), A^{2}=\left(a^{m-1}, a_{0}, \ldots, a^{m-2}\right)$. From the above expression, we can see that squaring is executed by a simple cyclic right shift. And therefore there is almost no hardware involved in this operation.

### 2.3.3 Normal basis multiplication and its example

In this subsection, the work originally presented by Massey and Omura is briefly reviewed. Let $\left[\beta^{2^{0}}, \beta^{2^{1}}, \ldots, \beta^{2^{m-1}}\right]$ be a normal basis of $G F\left(2^{m}\right)$ over finite field. And we define two elements $A$ and $B$ represented in the normal basis as $A=\sum_{i=0}^{m-1} a_{i} \beta^{2^{i}}$ and $B=\sum_{i=0}^{m-1} b_{i} \beta^{2^{i}}$, respectively. Represent $A$ and $B$ in vector notation by $A=\left(a_{0}, a_{1}, \ldots, a_{m-1}\right)$ and $B=$ $\left(b_{0}, b_{1}, \ldots, b_{m-1}\right)$, respectively. Then the product $C$ can be expressed as $C=A B=$ $\left(c_{0}, c_{1}, \ldots, c_{m-1}\right)$ in vector form [1]-[5].

Here we give an example to explain the normal basis multiplication [2].
Let $f(x)=x^{4}+x^{3}+1$ be the generating irreducible polynomial for $G F\left(2^{4}\right)$ and $\alpha$ is the root of $f(x)$. Any two elements $A$ and $B$ in $G F\left(2^{4}\right)$ can be represented as $A=$ $a_{0} \alpha+a_{1} \alpha^{2}+a_{2} \alpha^{4}+a_{3} \alpha^{8}$ and $B=b_{0} \alpha+b_{1} \alpha^{2}+b_{2} \alpha^{4}+b_{3} \alpha^{8}$. Therefore, the product $C=A B$ can be expressed as follows:

$$
\begin{align*}
& C=A B=\left(a_{0} \alpha+a_{1} \alpha^{2}+a_{2} \alpha^{4}+a_{3} \alpha^{8}\right)\left(b_{0} \alpha+b_{1} \alpha^{2}+b_{2} \alpha^{4}+b_{3} \alpha^{8}\right) \\
& =c_{0} \alpha+c_{1} \alpha^{2}+c_{2} \alpha^{4}+c_{3} \alpha^{8} \\
& =\alpha^{12}\left(a_{2} b_{3}+a_{3} b_{2}\right)+\alpha^{10}\left(a_{1} b_{3}+a_{3} b_{1}\right)+\alpha^{9}\left(a_{3} b_{0}+a_{0} b_{3}\right)  \tag{2.20}\\
& +\alpha^{8}\left(a_{2} b_{2}\right)+\alpha^{6}\left(a_{2} b_{1}+a_{1} b_{2}\right)+\alpha^{5}\left(a_{2} b_{0}+a_{0} b_{2}\right) \\
& +\alpha^{4}\left(a_{1} b_{1}\right)+\alpha^{3}\left(a_{0} b_{1}+a_{1} b_{0}\right)+\alpha^{2}\left(a_{0} b_{0}\right)+\alpha\left(a_{3} b_{3}\right)
\end{align*}
$$

and then based on the above equations, we can have following steps to show a detailed multiplication process:

$$
\begin{align*}
& c_{3}=a_{2} b_{2}+a_{3} b_{2}+a_{2} b_{3}+a_{3} b_{1}+a_{1} b_{3}+a_{3} b_{0}+a_{0} b_{3}+a_{1} b_{0}+a_{0} b_{1} \\
& c_{2}=a_{1} b_{1}+a_{2} b_{1}+a_{1} b_{2}+a_{2} b_{0}+a_{0} b_{2}+a_{2} b_{3}+a_{3} b_{2}+a_{0} b_{3}+a_{3} b_{0}  \tag{2.21}\\
& c_{1}=a_{0} b_{0}+a_{1} b_{0}+a_{0} b_{1}+a_{1} b_{3}+a_{3} b_{1}+a_{1} b_{2}+a_{2} b_{1}+a_{3} b_{2}+a_{2} b_{3} \\
& c_{0}=a_{3} b_{3}+a_{0} b_{3}+a_{3} b_{0}+a_{0} b_{2}+a_{2} b_{0}+a_{0} b_{1}+a_{1} b_{0}+a_{2} b_{1}+a_{1} b_{2}
\end{align*}
$$

while the other normal basis multiplications have similar operations as (2.20) and (2.21).

### 2.3.4 Existing works on RB (Type-I ONB)

Several digit-level serial/parallel structures for RB multiplier over $G F\left(2^{m}\right)$ have been reported in the last years [68], [70]-[73] after its introduction by Wu et al. [68]. An efficient serial/parallel multiplier using redundant representation has been presented in [70]. A bitserial word-parallel (BSWP) architecture for RB multiplier has been reported by Namin et. al [71]. Several other RB multipliers also have been developed by the same authors in [72]-[73] for reducing the complexity of implementation and for high-speed realization. We find that the hardware utilization efficiency and throughput of existing structures of [70]-[73] can be improved by efficient design of algorithm and architecture.

### 2.3.5 Existing works on RNB (Type-II ONB)

There are two special classes of normal basis for which the complexity of multiplication can be minimized, namely the ONB type-I and -II. ONB Type-II has been selected as potential candidate for various cryptographic system designs. RNB is a version of ONB type II which has been proposed in [67] for efficient multiplication implementation. Later, efficient multipliers are suggested in [68] based on this basis. Very recently, two high-speed architectures for multiplication using RNB are proposed in [80].

### 2.3.6 Research direction

Normal basis multipliers usually are complex and once they are not preferred for cryptographic systems because of their high area-complexity of multiplication operation. But through years' derivation, some reordered versions, like RB and RNB, merged that the normal basis multipliers have great potential in cryptographic systems especially because of its free squaring operations. On the other hand, because of their high-complexity in hardware implementation, resource reusable technique, i.e., hybrid architecture, will be much more demanding in the future.

Based on the above consideration, in this thesis, we will not only focus on normal basis multipliers with low-complexity and high-throughput capabilities, but also will develop a hybrid architecture with various throughput rate choices. Overall, area-time efficient bitparallel and digit-serial single and hybrid multipliers based on normal basis will be the current/future research direction.

### 3.0 LOW LATENCY SYSTOLIC MONTGOMERY MULTIPLIER FOR FINITE FIELD $G F\left(2^{M}\right)$ BASED ON PENTANOMIALS

In this chapter, we present a low latency systolic Montgomery multiplier over $G F\left(2^{m}\right)$ based on irreducible pentanomials. We have presented an efficient algorithm to decompose the multiplication into a number of independent units for parallel processing. Besides, we have introduced a novel so-called PCA technique to further reduce the latency. We have also proposed a NMR operation based on the PCA technique, which is more suitable for deriving low latency multiplier compared to traditional modular reduction schemes in existing multipliers. Moreover, by suitable cut-set retiming, we have derived here a low latency bit-level-pipelined systolic design for field multiplication based on our proposed algorithm. The proposed design has the same critical-path as the corresponding existing design, but offers at least one-fourth of the latency of the other. For the pentanomial suggested by NIST, the proposed design offers significant reduction of area-delay product over the recently reported design. The proposed design is simple and modular, and therefore suitable for VLSI implementation.

### 3.1 INTRODUCTION

Cryptographic applications in ECC and error control coding systems require field operations over $G F\left(2^{m}\right)$ [1]-[5]. The implementation of multiplication over $G F\left(2^{m}\right)$ greatly impacts the overall system performance. Accordingly, many efforts have been made for efficient realization of multiplication over $G F\left(2^{m}\right)$ [3]-[14]. Out of the three bases, i.e., dual basis, normal basis, and polynomial basis, the polynomial basis designs have gained much more
popularity compared with the multipliers due to its several advantages over the other two bases [5-6]. The pentanomial based Galois field is widely used in public-key cryptography systems, since the NIST has recommended three pentanomials for ECC application [8].

All the existing designs for multiplication over $G F\left(2^{m}\right)$ based on polynomials could be categorized as non-systolic and systolic designs [8]-[15]. Both the non-systolic and systolic designs have advantages. The systolic designs have efficiency in area-time complexity, being supported by their features such as modularity and regularity of the structures [16]-[17], and usually, the systolic structures have high throughput rate.

The structures for multiplication over $G F\left(2^{m}\right)$ based on irreducible trinomials and general polynomials have been extensively explored [37]-[40]. There are, however, only a few systolic realizations of pentanomial-based multiplier. In a recent report [25], Meher has presented an efficient systolic structure for multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomial. The design involves significantly less area-time complexity compared with other designs.

The systolic structure for field multiplication in [25] has a latency of $m$ cycles. In this section, we have extended further to obtain a lower latency systolic structure for multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomial. First of all, we have shown an efficient algorithm for Montgomery multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomial. It is shown that the multiplication can be decomposed into a number of independent components, which could be processed in parallel without changing the critical-path. Furthermore, we have introduced a novel PCA technique such that the latency of a multiplier can be reduced further. Accordingly, a NMR operation is introduced based on the PCA technique. The proposed structure achieves significantly less time complexity than the corresponding existing structure.

### 3.2 ALGORITHM

In this section, we firstly present an efficient Montgomery algorithm, which can reduce the latency of the multiplier followed by the proposed PCA technique. Some examples and
extensions of the proposed PCA technique are also given as well as the detailed algorithm steps and processes.

### 3.2.1 Montgomery multiplication

Let $f(x)$ be an irreducible polynomial over $G F(2)$ as

$$
\begin{equation*}
f(x)=x^{m}+f_{m-1} x^{m-1}+\cdots+f_{1} x+1 \tag{3.1}
\end{equation*}
$$

where $f_{j} \in G F(2)=\{0,1\} .\left\{1, x, x^{m-1}\right\}$ is the polynomial basis in $G F\left(2^{m}\right)$, such that we can have the Montgomery multiplication algorithm as [2]

$$
\begin{equation*}
C=A \cdot B \cdot r^{-1} \bmod f(x) \tag{3.2}
\end{equation*}
$$

where

$$
\begin{align*}
& A=a_{m-1} x^{m-1}+\cdots+a_{1} x+a_{0} \\
& B=b_{m-1} x^{m-1}+\cdots+b_{1} x+b_{0}  \tag{3.3}\\
& C=c_{m-1} x^{m-1}+\cdots+c_{1} x+c_{0}
\end{align*}
$$

and $a_{j}, b_{j}, c_{j} \in G F(2)$, for $j=0,1,, m-1 . r$ is Montogomery factor that satisfies $g c d(r, f(x))=$ 1 , where $g c d$ means the greatest common divisor. In [78], $r=x^{m-1}$.

In practical applications, $m$ is an odd number, such as the pentanomial suggested by NIST, e.g., $f(x)=x^{163}+x^{7}+x^{6}+x^{3}+1$. In that case we can define $r=x^{u}=x^{(m-1) / 2}$ as the Montgomery factor, and then (3.2) can be expressed as

$$
\begin{equation*}
C=\sum_{i=0}^{m-1} b_{i}\left(A \cdot x^{i} \cdot x^{-u} \bmod f(x)\right)=C^{-}+C^{+} \tag{3.4}
\end{equation*}
$$

where

$$
\begin{align*}
& \left.\sum_{i=0}^{u-1} b_{i} \cdot A \cdot x^{i-u} \bmod f(x)\right)=C^{-}  \tag{3.5}\\
& \left.\sum_{i=u}^{m-1} b_{i} \cdot A \cdot x^{i-u} \bmod f(x)\right)=C^{+}
\end{align*}
$$

Let us define

$$
\begin{equation*}
A^{(0)}=A \tag{3.6}
\end{equation*}
$$

and

$$
\begin{equation*}
A^{(1)}=A \cdot x^{-1} \bmod f(x) A^{(2)}=A \cdot x^{-2} \bmod f(x) \ldots A^{(u)}=A \cdot x^{-u} \bmod f(x) \tag{3.7}
\end{equation*}
$$

Such that based on the above discussions, we can have the following steps to give a detailed description of proposed technique:

$$
\begin{equation*}
A^{(i+1)}=\left(A^{(i)} \cdot x^{-1} \bmod f(x)\right) \tag{3.8}
\end{equation*}
$$

For simplicity of discussion, (3.5) can be rewritten as

$$
\begin{equation*}
C^{-}=\sum_{i=1}^{u} X_{i} \tag{3.9}
\end{equation*}
$$

where $\left.X_{i}=b_{u-i} A^{( }\right)$.
Therefore, we can have

$$
\begin{equation*}
A^{(i+1)}=a_{0}^{(i)} x^{-1}+a_{1}^{(i)}+\cdots+a_{m-1}^{(i)} x^{m-2} \tag{3.10}
\end{equation*}
$$

where

$$
\begin{equation*}
A^{(i)}=a_{0}^{(i)}+a_{1}^{(i)} x+\cdots+a_{m-1}^{(i)} x^{m-1} \tag{3.11}
\end{equation*}
$$

Since $x$ is the root of $f(x)$, one can also have $x^{m}+f_{m-1} x^{m-1}+\cdots+f_{1} x=1$ and $x^{-1}=x^{m-1}+f_{m-1} x^{m-2}++f_{1}$. After substituting $x^{-1}$ into (3.10), we can find

$$
\begin{equation*}
A^{(i+1)}=a_{0}^{(i+1)}+a_{1}^{(i+1)}+\cdots+a_{m-1}^{(i+1)} x^{m-1} \tag{3.12}
\end{equation*}
$$

where

$$
\begin{align*}
& a_{m-1}^{(i+1)}=a_{0}^{(i)}  \tag{3.13}\\
& a_{j}^{(i+1)}=a_{j+1}^{(i)} \bigoplus f_{j} \cdot a_{0}^{(i)}
\end{align*}
$$

for $j=1,2, \ldots, m-1$.
For the $C^{+}$of (3.5), similarly, we can have

$$
\begin{equation*}
C^{+}=\sum_{i=u}^{m-1} Y_{i} \tag{3.14}
\end{equation*}
$$

where $Y_{i}=b_{i} A^{\prime(i)}$, for $A^{\prime(i)}=A$ and $A^{\prime(i)}=\left(A \cdot x^{i-u} \bmod f(x)\right)$. Such that $A^{\prime(i+1)}$ can be obtained from $A^{\prime(i)}$ recursively as $A^{\prime(i+1)}=\left(A^{\prime(i)} \cdot x \bmod f(x)\right)$.

We can also have

$$
\begin{equation*}
A^{\prime(i+1)}=\left[a_{0}^{\prime(i)} x+a_{1}^{\prime(i)} x^{2}+\cdots+a_{m-1}^{\prime(i)} x^{m}\right] \bmod f(x) \tag{3.15}
\end{equation*}
$$

$$
\begin{equation*}
A^{\prime(i)}=a_{0}^{\prime(i)}+a_{1}^{\prime(i)} x+\cdots+a_{m-1}^{\prime(i)} x^{m-1} \tag{3.16}
\end{equation*}
$$

Substituting $x^{m}$ into (3.15), we find

$$
\begin{equation*}
A^{\prime(i+1)}=a_{0}^{\prime(i+1)}+a_{1}^{\prime(i+1)} x+\cdots+a_{m-1}^{\prime(i+1)} x^{m-1} \tag{3.17}
\end{equation*}
$$

where

$$
\begin{align*}
a_{0}^{\prime(i+1)} & =a_{m-1}^{\prime(i)}  \tag{3.18}\\
a_{j}^{\prime(i+1)} & =a_{j-1}^{\prime(i)}
\end{align*} f_{j} \cdot a_{m-1}^{\prime(i)} .
$$

for $j=1,2, m-1$. Let us define $C^{+}$of (3.5) as the forward block, and $C^{-}$as the inverse block. Similarly, we define the operation of (3.13) as inverse modular reduction (IMR) operation, then the operation of (3.18) can be defined as forward MR (FMR) operation. Each of the IMR and FMR operations requires a duration of $T_{X}$, where $T_{X}$ is propagation delay of XOR gate.

One can define an irreducible pentanomial of degree $m$ as $f(x)=x^{m}+x^{k 1}+x^{k 2}+x^{k 3}+1$, for $1 \leq k 3<k 2<k 1 \leq m-1$, and comparing pentanomial with (3.1), one can have

$$
f_{j}=\left\{\begin{array}{c}
1 \text { for } j=k 1, k 2, k 3  \tag{3.19}\\
0 \text { for } 1 \leq j \leq m-1 \text { and } j \neq k 1, k 2, k 3
\end{array}\right.
$$

Then, we can substitute (3.19) into (3.13) and (3.15) to obtain the details of the IMR and FMR operations. It is possible to extend IMR and FMR operations to derive the reduced forms $A^{\prime(i+l)}\left(A^{(i+l)}\right)$ concurrently from $A^{\prime(i)}\left(A^{(i)}\right)$ for reducing the degree by $l$ for $l=\min \{m-k 1, k 1-k 2, k 2-k 3\}$, as follows

$$
a_{j}^{\prime(i+l)}=\left\{\begin{align*}
a_{m-l+j}^{\prime(i)} & \text { for } 0 \leq j \leq l-1  \tag{3.20}\\
a_{j-l}^{\prime(i)} \bigoplus a_{m-l+j-k l}^{\prime(i)} & \text { for } k 1 \leq j \leq k 1+l-1 \\
a_{j-l}^{\prime(i)} \bigoplus a_{m-l+j-k 2}^{\prime(i)} & \text { for } k 2 \leq j \leq k 2+l-1 \\
a_{j-l}^{\prime(i)} \bigoplus a_{m-l+j-k 3}^{\prime(i)} & \text { for } k 3 \leq j \leq k 3+l-1 \\
a_{j-1}^{\prime(i)} & \text { otherwise }
\end{align*}\right.
$$

Note that the inverse block involves similar operations as the forward block, which is the same as in rest of the chapter.

Now let us consider $u=l \times P+r$, where $l, P$ and $r$ are integers, and $0 \leq P \leq l$ and $0 \leq r \leq l$, we can rewrite (3.7) in a form

$$
\begin{align*}
& C^{-}=\sum_{i=1}^{u} X_{i}=\left(X_{1}+X_{l+1}+\cdots+X_{P l+1}\right) \longrightarrow 1 \text { st unit } \\
& +\cdots+ \\
& \left(X_{r}+X_{l+r}+\cdots+X_{u}\right) \longrightarrow r \text { th unit }  \tag{3.21}\\
& +\cdots+ \\
& \left(X_{l}+X_{2 l}+\cdots+X_{P l}\right) \longrightarrow \text { th unit }
\end{align*}
$$

Similarly, for $(m-u)=l \times Q+t$, where $l, Q$ and $t$ are integers, and $0 \leq Q \leq l$ and $0 \leq t \leq l$, we can express (3.11) as

$$
\begin{align*}
& C^{+}=\sum_{i=u}^{m-1} Y_{i}=\left(Y_{u}+Y_{l+u}+\cdots+Y_{Q l+u}\right) \longrightarrow 1 \text { st unit } \\
& +\cdots+ \\
& \left(Y_{u+t}+Y_{l+u+t}+\cdots+Y_{m-1}\right) \longrightarrow r \text { th unit }  \tag{3.22}\\
& +\cdots+ \\
& \left(Y_{u+L-1}+Y_{2 l+u-1}+\cdots+Y_{u+Q l-1}\right) \longrightarrow l \text { th unit }
\end{align*}
$$

Therefore, according to (3.21) and (3.22), the multiplier can be implemented by $2 l$ parallel units having the same critical-path.

### 3.2.2 PCA technique

For pentanomials with $l=1$, e.g., $f(x)=x^{13}+x^{4}+x^{3}+x^{2}+1$, the derivation of $A^{\prime(i+l)}$ $\left(A^{(i+l)}\right)$ concurrently from $A^{\prime(i)}\left(A^{(i)}\right)$ requires more logic-time as the degree of modular reduction" $l$ " increases. Therefore, we introduce a novel PCA technique here to reduce this delay. For simplicity of discussion, we illustrate here only the forward block. For $f(x)=$ $x^{13}+x^{4}+x^{3}+x^{2}+1$, from (3.13) we can find that

$$
\begin{align*}
& C^{+}=\sum_{i=6}^{12} Y_{i} \\
& =\left(A^{\prime(6)} b_{6}+A^{\prime(8)} b_{8}+A^{\prime(10)} b_{10}+A^{\prime(12)} b_{12}\right) \longrightarrow 1 \text { st unit }  \tag{3.23}\\
& \left(A^{\prime(7)} b_{7}+A^{\prime(9)} b_{9}+A^{\prime(11)} b_{11}\right) \longrightarrow 2 \text { nd unit }
\end{align*}
$$

Define $M_{1}=\left[\begin{array}{llll}A^{\prime(6)} & A^{\prime(8)} & A^{\prime(10)} & A^{\prime(12)}\end{array}\right]$ and $M_{2}=\left[A^{\prime(7)} A^{\prime(9)} A^{\prime(11)}\right]$, and the detail of $M_{1}$ and $M_{2}$ is in Fig. 1(a) and (b), respectively.

$$
M_{1}=\left[\begin{array}{cccc}
a_{0} & a_{11} & a_{9} & a_{7} \\
a_{1} & a_{12} & a_{10} & a_{8} \\
a_{2} & a_{0}+a_{11} & a_{11}+a_{9} & a_{9}+a_{7} \\
a_{3} & a_{1}+a_{12}+a_{11} & a_{12}+a_{10}+a_{9} & a_{10}+a_{8}+a_{7} \\
a_{4} & a_{2}+a_{12}+a_{11} & a_{0}+a_{11}+a_{10}+a_{9} & a_{11}+a_{9}+a_{8}+a_{7} \\
a_{5} & a_{3}+a_{12} & a_{1}+a_{12}+a_{11}+a_{10} & a_{12}+a_{10}+a_{9}+a_{8} \\
a_{6} & a_{4} & a_{2}+a_{12}+a_{11} & a_{0}+a_{11}+a_{10}+a_{9} \\
a_{7} & a_{5} & a_{3}+a_{12} & a_{1}+a_{12}+a_{11}+a_{10} \\
a_{8} & a_{6} & a_{4} & a_{2}+a_{12}+a_{11} \\
a_{9} & a_{7} & a_{5} & a_{3}+a_{12} \\
a_{10} & a_{8} & a_{6} & a_{4} \\
a_{11} & a_{9} & a_{7} & a_{5} \\
a_{12} & a_{10} & a_{8} & a_{6}
\end{array}\right] \quad a_{1} \quad \begin{gathered}
a_{10} \\
\vdots \\
\end{gathered}
$$

Figure 1: Detailed expression of $M_{1}$ and $M_{2}$. (a) The detail of $M_{1}$. (b) The detail of $M_{2}$.

$$
\left[\begin{array}{c}
\vdots \\
a_{12}+a_{10} \\
a_{0}+a_{11}+a_{10} \\
a_{1}+a_{12}+a_{11}+a_{10} \\
a_{2}+a_{12}+a_{11} \\
a_{3}+a_{12} \\
\vdots
\end{array}\right]=\left[\begin{array}{c}
\vdots \\
\left(a_{12}\right)+\left(a_{10}\right) \\
\left(a_{0}\right)+\left(a_{11}+a_{10}\right) \\
\left(a_{1}+a_{12}\right)+\left(a_{11}+a_{10}\right) \\
\left(a_{2}+a_{12}\right)+\left(a_{11}\right) \\
\left(a_{3}\right)+\left(a_{12}\right) \\
\vdots
\end{array}\right]
$$

Figure 2: An example of bit-addition involved in $M_{2}$.

It is clear from Fig. 1 that if we want to derive the operand $A^{\prime(i+2)}$ directly from $A^{\prime(i)}$, it would involve a delay of $2 T_{X}$. To reduce this duration, we introduce here a novel PCA technique. Let us first take $M_{2}$ as illustration. It is observed that some bits of $A^{\prime(9)}$ of $M_{2}$ can be expressed as addition of two bits, as shown in Fig. 2, e.g., $a_{0}+a_{11}+a_{10}=\left(a_{0}\right)+\left(a_{11}+a_{10}\right)$. It is also observed that if we add an additional value $\left(a_{11}+a_{10}\right)$, then we can obtain $A^{\prime(9)}$ directly from $A^{\prime(7)}$ in time $T_{X}$ only, as shown in Fig. 3, while the other bits of $A^{\prime(7)}$ ) can

$$
\begin{aligned}
A^{\prime(7)} \rightarrow A^{\prime(9)} & =\left[\begin{array}{c}
\vdots \\
a_{1}+a_{12} \\
a_{2}+a_{12} \\
\vdots \\
\\
\left(a_{11}+a_{10}\right)
\end{array} \rightarrow\left[\begin{array}{c}
\vdots \\
\left(a_{12}\right)+\left(a_{10}\right) \\
\left(a_{0}\right)+\left(a_{11}+a_{10}\right) \\
\left(a_{1}+a_{12}\right)+\left(a_{11}+a_{10}\right) \\
\left(a_{2}+a_{12}\right)+\left(a_{11}\right) \\
\vdots
\end{array}\right]\right.
\end{aligned}
$$

Figure 3: Process of derivation of $A^{\prime(9)}$ directly from $A^{(7)}$.
be obtained through bits-shifting/ adding, e.g., $a_{12}+a_{10}=\left(a_{10}\right)+\left(a_{12}\right)$. We can compute $\left(a_{11}+a_{10}\right)$ concurrently during the time we obtain $A^{\prime(7)}$ from $A^{\prime(6)}$. Such pre-computed addition (PCA) therefore can be used to reduce the delay to obtain $A^{\prime(9)}$ directly from $A^{\prime(7)}$ from $2 T_{X}$ to $T_{X}$. Similarly, we can obtain $A^{\prime(11)}$ directly from $A^{\prime(9}$ in time of $T_{X}$. The process can be expressed as Fig. 4(a), where the bits contained in the brackets are the PCA bits. Then, we can also have the process of Fig. 4(b).

Accordingly, the inverse block can have similar operations as those shown in Fig. 4. The PCA technique can be used in case of $l \geq 1$ such that (3.21) and (3.22) can be expressed further as follows:

$$
\begin{align*}
& C^{-}=\sum_{i=1}^{u} X_{i} \\
& =\left(X_{1}+X_{l+2}+\cdots\right) \longrightarrow 1 \text { st unit } \\
& +\cdots+ \\
& \left(X_{r}+X_{l+r+1}+\cdots\right) \longrightarrow r \text { th unit }  \tag{3.24}\\
& +\cdots+ \\
& \left(X_{l+1}+X_{2 l+2}+\cdots\right) \longrightarrow(l+1) \text { th unit }
\end{align*}
$$

and

$$
\begin{align*}
& C^{+}=\sum_{i=u}^{m-1} Y_{i}=\left(Y_{u}+Y_{l+u+1}+\cdots\right) \longrightarrow 1 \text { st unit } \\
& +\cdots+ \\
& \left(Y_{u+t}+Y_{l+u+t+1}+\cdots\right) \longrightarrow r \text { th unit }  \tag{3.25}\\
& +\cdots+ \\
& \left(Y_{u+L}+Y_{2 l+u+1}+\cdots\right) \longrightarrow(l+1) \text { th unit }
\end{align*}
$$

$$
\begin{aligned}
& A^{\prime(7)} \rightarrow A^{\prime(9)} \rightarrow A^{(11)}=\left[\begin{array}{c}
\vdots \\
a_{1}+a_{12} \\
a_{2}+a_{12} \\
a_{3}+a_{12} \\
\vdots \\
\left(a_{11}+a_{10}\right)
\end{array}\right] \rightarrow\left[\begin{array}{c}
\vdots \\
\left(a_{12}\right)+\left(a_{10}\right) \\
\left(a_{0}\right)+\left(a_{11}+a_{10}\right) \\
\left(a_{1}+a_{12}\right)+\left(a_{11}+a_{10}\right) \\
\left(a_{2}+a_{12}\right)+\left(a_{11}\right) \\
\vdots \\
\left(a_{9}+a_{8}\right)
\end{array}\right] \rightarrow\left[\begin{array}{c}
\vdots \\
\left(a_{8}\right)+\left(a_{10}\right) \\
\left(a_{11}\right)+\left(a_{9}+a_{8}\right) \\
\left(a_{12}+a_{10}\right)+\left(a_{9}+a_{8}\right) \\
\left(a_{0}+a_{11}+a_{10}\right)+\left(a_{9}\right) \\
\vdots
\end{array}\right] \\
& \text { (a) } \\
& A^{\prime(6)} \rightarrow A^{\prime(8)} \rightarrow A^{\prime(10)} \rightarrow A^{\prime(12)}= \\
& \underset{\left(a_{11}+a_{12}\right)}{\left[\begin{array}{c}
\vdots \\
a_{11} \\
a_{12} \\
\vdots
\end{array} \rightarrow\left[\begin{array}{c}
\vdots \\
\left(a_{0}\right)+\left(a_{11}\right) \\
\left(a_{1}\right)+\left(a_{11}+a_{12}\right) \\
\left(a_{2}\right)+\left(a_{11}+a_{12}\right) \\
\left(a_{3}\right)+\left(a_{12}\right) \\
\vdots \\
\left(a_{9}+a_{10}\right)
\end{array}\right]\right.} \rightarrow\left[\begin{array}{c}
\vdots \\
\left(a_{9}\right)+\left(a_{11}\right) \\
\left(a_{12}\right)+\left(a_{9}+a_{10}\right) \\
\left(a_{0}+a_{11}\right)+\left(a_{9}+a_{10}\right) \\
\left(a_{1}+a_{11}+a_{12}\right)+\left(a_{10}\right) \\
\vdots \\
\left(a_{7}+a_{8}\right)
\end{array}\right] \rightarrow\left[\begin{array}{c}
\vdots \\
\left(a_{7}\right)+\left(a_{9}\right) \\
\left(a_{10}\right)+\left(a_{7}+a_{8}\right) \\
\left(a_{9}+a_{11}\right)+\left(a_{7}+a_{8}\right) \\
\left(a_{12}+a_{9}+a_{10}\right)+\left(a_{8}\right) \\
\vdots \\
{[ }
\end{array}\right]
\end{aligned}
$$

(b)

Figure 4: Process of PCA technique. (a) Process of derivation. (b) Process of derivation.
where each of the last terms in each unit depends on the pentanomial-used. It is clear that the multiplier can be realized by $(2 l+2)$ parallel units, and consequently the latency is reduced further compared to that of (3.24) and (3.25). The PCA technique allows the derivation of $A^{\prime(i+l+1)}$ and $A^{(i+l+1)}$ from $A^{\prime(i)}$ and $A^{(i)}$, respectively, to remain unchanged with number of degree " $l$ " to be reduced.

Note that the operations of Fig. 4 are defined as novel MRs (NMR)s. The inverse block has similar operations. Note that the process of deriving $A^{\prime(11)}$ directly from $A^{\prime(9)}$ (see Fig. 4(a)) is also an NMR operation, though there are no additional bits contained in the operand $A^{\prime(11)}$. Similar operation can be seen in Fig. 4(b) as well.

The multiplication over $G F\left(2^{m}\right)$ based on pentanomials can be performed according to (3.24) and (3.25) as follows:

1 Use the proposed Montgomery algorithm to represent the multiplier into the two blocks, as shown in (3.5).

2 Represent each block of (3.5) in the form of (3.18) and (3.20), and use the proposed PCA technique to have (3.21) and (3.22).

3 Use the signal-flow graph (SFG) to represent (3.21) and (3.22), and derive the structure by suitable cut-set retiming [12].

### 3.3 PROPOSED STRUCTURES

Based on the proposed algorithm, we derive here the proposed structure of the multiplier. We have taken $f(x)=x^{13}+x^{4}+x^{3}+x^{2}+1$ as the irreducible pentanomial to illustrate the proposed low latency systolic structure (for $l=1$ ). It can however easily be extended to other pentanomials.

From $C^{+}$of (3.22), similarly, we can get $C^{-}$as

$$
\begin{align*}
& C^{-}=\left(A^{\prime(1)} b_{4}+A^{\prime(3)} b_{2}+A^{\prime(5)} b_{0}\right) \longrightarrow \text { 3rd unit }  \tag{3.26}\\
& \left(A^{\prime(2)} b_{5}+A^{\prime(4)} b_{3}+A^{\prime(6)} b_{1}\right) \longrightarrow 4 \text { th unit }
\end{align*}
$$

For simplicity of discussion, we have defined the two parallel units in (3.26) as the 3rd and 4th units, respectively, those are different from the definition in (3.21). Using the proposed PCA technique, one can derive $A^{\prime(i+2)}$ and $A^{(i+2)}$ from $A^{\prime(i)}$ and $A^{(i)}$, which involves a delay of only $T_{X}$. Both the forward and inverse blocks consist of three major steps, i.e., the NMR operation (Fig. 4), the bit-multiplication operation, and the bit-addition operation ((3.8) and (3.11)). For systolic implementation of multiplication over $G F\left(2^{m}\right)$, the operations of these steps are represented by the SFG of Fig. 5, where each section (within the dotted box, only two units are presented) corresponds to one of the units of (3.21). The 1st unit consists of 3 nodes R , 3 bit-multiplication nodes $\mathrm{M}(\mathrm{i})$ and 2 bit-addition nodes AD , while the 2 nd unit has one more node R , one more node $\mathrm{M}(\mathrm{i})$ and one more node AD compared with the 1st unit. Besides, 2 bit-addition nodes AD are required for the final addition of these units. Functions of node R, node $\mathrm{M}(\mathrm{i})$ and node AD are depicted in Fig. 5(b), (c)


Figure 5: SFG for forward block of (3.21) for $m=13$. (a) SFG and cut-set retiming. (b) Functional description of node R. (c) Functional description of the $i$ th bit-multiplication node $\mathrm{M}(i)$. (d) Functional description of the bit-addition node AD.
and (d), respectively. To reduce the critical-path further, a cut-set retiming (shown in Fig. $5(\mathrm{a}))$ is performed to introduce a delay between the NMR node and its corresponding bitmultiplication and bit-addition nodes to form the processing elements (PE), where we just show the 1st unit as an example for illustration.

The proposed systolic-like structure for field multiplication over $G F\left(2^{m}\right)$ based on pentanomial (for $m=13$ ) is shown in Fig. 6(a). It consists of 4 systolic arrays, where each of the arrays corresponds to one of the units in (3.21) and (3.23). The first systolic array consists of 5 PEs, while each of the other arrays (2nd, 3rd, and 4th systolic arrays) consists of 4 PEs and a delay cell (the delay cell is required to meet the data dependence requirement). Although one can use a systolic adder array consisting of 4 addition cells (ACs) for the final


Figure 6: Proposed systolic-like structure for $m=13$. (a) Proposed structure. (b) Design of the PE-1. (c) Design of a regular PE. (d) Design of the second PE in the array (from right). (e) Structure of NMRC in the PE-1 of the 2nd array. (f) An example of structure of the AND cell.
addition of the 4 arrays, we use a pipelined adder-tree consisting of 3 ACs for a low latency implementation. The four arrays can function concurrently, such that after 5 cycles, the adder-tree receives its first input and yields its first output in 2 cycles.

The detailed design of the PEs of the proposed structure is shown in Fig. 6. PE-1 of the arrays contains only one NMR cell (NMRC), as shown in Fig. 6(b). The regular PE, as

Table 1: Hardware- and time-complexities of proposed and the existing structures for multiplication over $G F\left(2^{m}\right)$ based on pentanomials

| design | NAND | AND | XOR | register | latency | CP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[25]^{1}$ | $m^{2}$ | 0 | $m^{2}+2 m-1$ | $2 m^{2}-2 m$ | $m$ | $T_{N}+T_{X}$ |
| $[56]$ | 0 | $2 m^{2}+2 m$ | $m^{2}+m$ | $3.5 m^{2}+3.5 m$ | $m+1$ | $T_{A}+2 T_{X}$ |
| $[57]$ | 0 | $2 m^{2}$ | $2 m^{2}$ | $7 m^{2}$ | $3 m$ | $T_{A}+T_{X}$ |
| $[58]$ | 0 | $2 m^{2}$ | $2 m^{2}$ | $3 m^{2}$ | $m+1$ | $T_{A}+T_{X}$ |
| $[59]$ | 0 | $m^{2}$ | $2 m^{2}+m$ | $2 m^{2}$ | $m$ | $T_{A}+2 T_{X}$ |
| $\operatorname{proposed}^{2}$ | $m^{2}$ | 0 | $2 m+2 l m$ | $2 m^{2}-2 m$ | $\alpha^{1}$ | $T_{A}+T_{X N}$ |

${ }^{1}$ : There are extra $m^{2}$ number of INV gates, which are not listed here.
${ }^{2}$ : There are extra $m^{2}$ number of XNOR gates, which are not listed here.
$\alpha^{1}: \alpha^{1}=m /(2 l+2)$
shown in Fig. 23(c) consists of one AND cell, one XOR cell and one NMRC. The AND cell and XOR cell correspond to the bit multiplication node and bit addition node of the SFG of Fig. 5, respectively. Each AND cell and XOR cell, respectively, consists of $m$ number of AND gates and XOR gates working in parallel. Fig. 6(f) gives an example of the design, where $m$ is assumed to be 4 . Note that in PE-3 (PE-4 in the 1st array), as shown in Fig. 6(d), the output of NMRC consists of m bits. Moreover, we have also shown the design detail of the NMRC (PE-1 of the 2nd array) in Fig. 6(e). Note that the number of XOR gates in NMRC in the PEs depends on the generating irreducible pentanomial.

Since the delay of NMRC is only $T_{X}$, the duration of a PE amounts to $T_{X}+T_{A}=\max T_{X}$, $T_{X}+T_{A}$, where $T_{A}$ is the delay of an AND gate. There is one additional XOR gate in the NMRC except the PE-3 in the array (PE-4 in the 1st array). In the previous work of [9], the author has used NAND gate to replace the AND gate in a PE, here we extend further to use XNOR gate to replace XOR gate such that the inverter (INV) in the PE can be saved.

### 3.4 HARDWARE AND TIME COMPLEXITY

Here, we discuss the estimation of hardware and time complexity of the proposed structure and compare that with that of the existing designs. For any pentanomials, the proposed structure requires $(2 l+2)$ parallel arrays. If we define $P=Q=(2 l+2)$, then each array requires nearly $(m /(2 l+2)+1)$ XOR gates and $\left(m^{2} /(2 l+2)\right)$ NXOR gates. The pipelined adder-tree requires $(2 l m+m)$ XOR gates. Besides, $m^{2}$ NAND gates and nearly ( $2 m^{2}-2 m-2 l m-2 l-2$ ) bit-registers are used in the structure. It is noted that the actual gate-counts may vary with different pentanomials, though this variation is minor. The gatecounts, register-counts, latency in cycles and critical-path of the proposed structure and the existing systolic structures of [25] and [56]-[59] (general polynomial (GP)) are listed in Table 1 , for pentanomial-based systolic multiplier. For $l=1$, the proposed design has a latency of $(m / 4+3)$ cycles, so that for the NIST recommended pentanomials 163,283 and 571 , it involves nearly one-fourth of the latency of the structure of [25]. For the example of proposed structure described in Section III, we have latency $=7$ cycles (for $m=13$ ), which is nearly

Table 2: Comparison of area and time complexities

| design | area $\left(\mathrm{nm}^{2}\right)$ | CP (ns) | power | ADP | PDP | latency |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[25]$ | 5693 | 0.13 | 1.24 | 740 | 0.16 | 1.69 |
| proposed | 4782 | 0.13 | 1.04 | 622 | 0.14 | 0.91 |

half of the other. It is clear that the proposed design outperforms the existing designs. Although the proposed design has nearly the same gate-counts as [25], the proposed one requires shorter latency. Compared with [56] and [57], the proposed design not only has less area-complexity, but also has shorter latency. Designs of [58] and [59] involve either larger area or larger time-complexity when compared with the proposed one.

The proposed design (Fig. 6) has been coded in VHDL and synthesized by Synopsys Design Compiler using TSMC 90nm library [43] for $f(x)=x^{13}+x^{4}+x^{3}+x^{2}+1$ along with the best of the existing designs of [25]. The critical-path (CP), area and power consumption (at 100 MHz frequency) thus obtained are listed in Table 2. The proposed design has nearly $16 \%$ less area-delay product (ADP), $12.5 \%$ lower power-delay product (PDP) and $46 \%$ shorter latency compared to the existing one.

### 3.5 CONCLUSTION

In this chapter, we have presented a novel PCA technique and modular reduction scheme for Montgomery multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomials. To illustrate the efficiency of the proposed approach, we have designed the multiplier for the irreducible pentanomial $f(x)=x^{13}+x^{4}+x^{3}+x^{2}+1$, for simplicity of discussion. We have decomposed the Montgomery multiplication into two concurrent blocks and we have derived a lowerlatency multiplier using the proposed modular reduction scheme using PCA. The proposed design involves significantly less area-delay and power-delay complexities than the newly
reported multiplier for irreducible pentanomial, with nearly one-fourth of the latency of the other, for the NIST recommended pentanomials.

### 4.0 LOW-LATENCY HIGH-THROUGHPUT SYSTOLIC MULTIPLIERS OVER $G F\left(2^{M}\right)$ FOR NIST PENTANOMIALS

In this chapter, we present three pairs of low-latency and high-throughput bit-parallel and digit-serial systolic multipliers specifically based on NIST pentanomials. Novel decompositiontechnique has been proposed that the multiplier is decomposed into several parallel processing arrays to obtain a bit-parallel systolic structure (BP-I) with a critical-path of $2 T_{X}$. These parallel arrays are then projected along vertical direction to obtain a digit-serial structure (DS-I) with the same critical-path. To increase the throughput rate, another pair of bit-parallel (BP-II) and digit-serial (DS-II) structures are then presented based on a novel modular reduction operation, where the critical-paths are reduced to $T_{A}+T_{X}$. Identical data sharing between PEs has been proposed to reduce area-complexity of BP-I and BP-II further. Finally, we have proposed KA-based bit-parallel (BP-III) and digit-serial (DS-III) multipliers to enhance the throughput rate further. This is the first report on low-latency systolic multipliers based on NIST pentanomials without any restriction on latency choice.

### 4.1 INTRODUCTION

Finite field multipliers are widely used in various cryptographic systems such as ECC and error control coding [1-2]. A good multiplication design depends on the choice of a basis. Basically, there are three bases of representation, e.g., dual basis, normal basis, and polynomial basis, have been widely used in practical application [3]-[5]. Among the three basis multipliers, the polynomial-based designs have gained much more popularity compared with the multipliers based on the other two representations [6]-[7]. The pentanomial is one of
the most important polynomials which have been widely used in public-key cryptography systems. And the NIST [8] has also recommended three pentanomials for ECC implementation, such as the $f(x)=x^{163}+x^{7}+x^{6}+x^{3}+1$. A few efforts have been done on efficient realization of multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomials [9]-[18].

The systolic design usually has an efficient area-time implementation, being supported by its feature such as modularity and regularity of the structure; each processing element (PE) in the structure has the same or similar circuit design; one PE can pass the signals to its neighboring PE at a high speed since all PEs of the structure are pipelined [19].

Among all these designs, however, systolic realization (bit-parallel or digit-serial) of field multiplications over $G F\left(2^{m}\right)$ based on pentanomials are not so abundant. A systolic multiplier based on general polynomial is presented in [56]. Then, a semi-systolic multiplier is proposed in [57]. Two systolic multipliers have been proposed for error detection in [58] and [59], respectively. In a recent report [25], Meher has presented an efficient bit-parallel systolic structure for multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomial. A low-latency bit-parallel systolic multiplier is introduced in [60]. A novel low-latency Montgomery multiplier is newly reported in [61]. To achieve area-time tradeoff, digit-serial multipliers based on pentanomials are reported in [62] and [63], respectively. Very recently, low-latency digitserial systolic multipliers are proposed in [64]. But the design strategy in [64] is only suitable for almost equally spaced polynomial (AESP) and can not be applied to NIST pentanomialbased multiplier. Generally, all the existing systolic multipliers, including bit-parallel and digit-serial structures, suffer several issues:

For bit-parallel systolic multipliers

- 1. Bit-parallel systolic structures usually have long latency and there are few reports about low-latency systolic realization
- 2. Critical-paths are large due to complexity of pentanomial based multiplication
- 3. Bit-parallel systolic structures usually have large register-complexity

For digit-serial systolic multipliers

- 1. Critical-paths of digit-serial systolic structures usually are a function of digit-size or field-order, which reduces throughput rate
- 2. Average computation time (ACT) of the structure increases with digit-size or fieldorder

Keeping these in view, in this chapter, we introduce three pairs of low-latency highthroughput bit-parallel and digit-serial systolic structures specifically for NIST pentanomials. A novel decomposition scheme is proposed first that we can decompose the multiplication into several parallel processing arrays to obtain a low-latency bit-parallel systolic structure with a critical-path of $2 T_{X}$. These parallel arrays are then projected along vertical direction to obtain a digit-serial structure with the same critical-path. To increase the throughput rate, a novel modular reduction is introduced that the critical-paths of the bit-parallel and digit-serial structures are reduced to $\left(T_{A}+T_{X}\right)$. We have presented two modified bit-parallel structures with low area-complexity based on identical data sharing technique. Finally, we have proposed KA-based [65] bit-parallel and digit-serial multipliers to reduce the time complexity further.

The rest of the chapter is organized as follows. The proposed bit-parallel and digit-serial multipliers-I for finite field multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomials are presented in Section 4.2. In Section 4.3, the proposed bit-parallel and digit-serial multipliers-II are depicted. In Section 4.4, the proposed KA-based bit-parallel and digitserial multipliers-III are proposed. In Section 4.5, the comparison and discussion of the hardware and time complexities are described. And the conclusion is given in Section 4.6.

### 4.2 PROPOSED BIT-PARALLEL AND DIGIT-SERIAL MULTIPLIERS-I

### 4.2.1 Proposed algorithm

Let $A, B$ and $C$ are field elements in $G F\left(2^{m}\right)$, such that we can have the multiplication algorithm as

$$
\begin{equation*}
C=A \cdot B \bmod f(x) \tag{4.1}
\end{equation*}
$$

where $A=\sum_{i=0}^{m-1} a_{i} x^{i}, B=\sum_{i=0}^{m-1} b_{i} x^{i}, C=\sum_{i=0}^{m-1} c_{i} x^{i}$, for $a_{i}, b_{i}$ and $c_{i} \in\{0,1\}$. Then, we can express (4.1) in expanded form of

$$
\begin{equation*}
C=\sum_{i=0}^{m-1} a_{i}\left(B \cdot x^{i} \bmod f(x)\right)=\sum_{i=0}^{m-1} X_{i}=\sum_{i=0}^{m-1} B^{i} \cdot a_{i} \tag{4.2}
\end{equation*}
$$

where $B^{0}=B$, and $B^{i}=\left(B \cdot x^{i} \bmod f(x)\right)=\sum_{j=0}^{m-1} b_{j}^{i} x^{i}$.
Let $w$ and $d$ be two integers such that $m=w d+r$, where $0 \leq r<d$. For simplicity of discussion, we assume ${ }^{1} r=0$, and decompose the input operand $A$ into $w$ number of bit-vectors $A_{u}$ for $u=0,1, \cdots, w-1$, as follows:

$$
A_{u}=\left[\begin{array}{llll}
a_{u} & a_{w+u} & \cdots & a_{m-w+u} \tag{4.3}
\end{array}\right]
$$

Similarly, we can generate $w$ number of operand vectors $B_{u}$ for $u=0,1, \cdots, w-1$, as follows:

$$
B_{u}=\left[\begin{array}{lll}
B^{u} & B^{w+u} \cdots & \cdots \tag{4.4}
\end{array} B^{m-w+u}\right]
$$

The product given in (4.1) can be decomposed into $w$ inner- products of vectors $A_{u}$ and $B_{u}$ for $u=0,1, \cdots, w-1$ as:

$$
\begin{align*}
& C=B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{w-1} A_{w-1}^{T} \\
& =\sum_{u=0}^{w-1} B_{u} A_{u}^{T}=\sum_{u=0}^{w-1} \overline{C_{u}} \tag{4.5}
\end{align*}
$$

where $\overline{C_{u}}=B_{u} A_{u}^{T}$. Note that each $A_{u}$ for $u=0,1, \cdots, w-1$ is a $d$-point bit-vector and each $B_{u}$ for $u=0,1, \cdots, Q-1$ is a $d$-term operand-vector. From (4.5) we can find that the desired multiplication can be performed by $w$ cycles of successive accumulation of $\overline{C_{u}}$ for $u=0,1, \cdots, w-1$, while each $\overline{C_{u}}$ can be computed as $\overline{C_{u}}=\sum_{v=0}^{d-1} B^{u+v w} a_{u+v w}$.

Define field $G F\left(2^{m}\right)$ is constructed from pentanomial of degree $m$ as $f(x)=x^{m}+x^{k 1}+$ $x^{k 2}+x^{k 3}+1$, for $1 \leq k 3<k 2<k 1 \leq m-1$. Then we can have $B^{1}$ from $B$ as:

$$
\begin{equation*}
B^{1}=B \cdot x \bmod f(x)=b_{m-1}^{1} x^{m-1}+\ldots+b_{1}^{1} x+b_{0}^{1} \tag{4.6}
\end{equation*}
$$

[^0]\[

$$
\begin{align*}
& b_{0}^{1}=b_{m-1} \\
& b_{k 3}^{1}=b_{k 3-1}+b_{m-1} \\
& b_{k 2}^{1}=b_{k 2-1}+b_{m-1}  \tag{4.7}\\
& b_{k 1}^{1}=b_{k 1-1}+b_{m-1} \\
& b_{j}^{1}=b_{j-1}, \text { for } j=1, \ldots, m-1 \text { and } j \neq k 1, k 2, k 3
\end{align*}
$$
\]

And we can also obtain $B^{i}$ from $B$ for $i>2$ for NIST pentanomials as (usually $i$ is not a big number since we want to decompose the multiplier into $i$ arrays):

$$
\begin{equation*}
B^{i}=B \cdot x^{i} \bmod f(x)=b_{m-1}^{i} x^{m-1}+\ldots+b_{1}^{i} x+b_{0}^{i} \tag{4.8}
\end{equation*}
$$

where

$$
\begin{align*}
& b_{0}^{i}=b_{m-i} \\
& b_{k 3+j}^{i}=b_{m+k 3-i+j}+b_{m-i+j}, \text { for } 0 \leq j \leq k 2-1-k 3 \\
& b_{k 2+j}^{i}=b_{m-i+k 2+j}+b_{m-i-k 3+k 2+j}+b_{m-i+j}, \\
& \text { for } 0 \leq j \leq k 1-1-k 2 \\
& b_{k 1+j}^{i}=b_{m-i+k 1+j}+b_{m-i-k 3+k 1+j}+b_{m-i+k 1-k 2+j} \\
& +b_{m-i+j} \text {, for } 0 \leq j \leq i-1-k 1  \tag{4.9}\\
& b_{i+j}^{i}=b_{0+j}+b_{m-k 3+j}+b_{m-k 2+j}+b_{m-k 1+j}, \\
& \text { for } 0 \leq j \leq k 3-1 \\
& b_{k 3+i+j}^{i}=b_{k 3+j}+b_{m-k 2+k 3+j}+b_{m-k 1+k 3+j}, \\
& \text { for } 0 \leq j \leq k 2-k 3-1 \\
& b_{k 2+i+j}^{i}=b_{k 1-1+j}+b_{m-k 1+k 2+j}, \text { for } 0 \leq j \leq k 1-k 2-1 \\
& b_{j}^{i}=b_{j-i}, \text { for } j=\text { others }
\end{align*}
$$

Following (4.8) and (4.9), we can obtain $B^{w}$ from $B^{0}$ ( $i$ is substituted as $w$ ). Moreover, we can extend (4.8) and (4.9) further to obtain $B^{(v+1) w+u}$ from $B^{v w+u}$ for $v=0,1, \ldots, d-1$ and $u=0,1, \ldots, w-1$ (it is the similar process as (4.9)).

The proposed combined (bit-parallel and digit-serial) multiplication algorithm thus based on (4.5), (4.7)-(4.9) is described in Algorithm 4.1.

Algorithm 4.1 Proposed combined (bit-parallel and digit-serial) multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B \bmod f(x)$

1. Initialization step
1.1 $D=0$ (for digit-serial multiplication)
2. Multiplication step
2.1. for $u=0$ to $w-1$
2.2. for $v=0$ to $d-1$
2.3-I. $C=\sum_{u=0}^{w-1} B_{u} A_{u}^{T}$ (for bit-parallel multiplication)
2.3-II. $D=D+B_{u} A_{u}^{T}$ (for digit-serial multiplication)
2.4. end for
2.5 . end for

## 3. Final step

3.1. $C=D$ (for digit-serial multiplication)
where step 2.3-I and 2.3.-II refer to the digit-serial and bit-parallel multiplication processes, respectively. According to our proposed algorithm, for bit-parallel realization, we can have several arrays of partial products processed in parallel to lower the latency; while for digitserial realization, we can have partial products accumulated as soon as they are computed, which shortens the ACT significantly.

To reduce the complexity of modular reduction operation, we introduce here an identical data sharing technique. Define $x^{m}, x^{m+1}, \ldots, x^{m+3 w-2}$ as extended polynomial basis, and based on this definition we can write the equations into following steps (to reduce the register complexity in the structure, thus the whole area complexity of the structure will be
significantly reduced, and this proposed register-sharing technique can also be used in other structures):

$$
\begin{equation*}
B_{(E)}^{w-1}=\sum_{i=0}^{m+3 w-2} b_{i}^{w-1} x^{i}=B^{w-1}+\sum_{i=m}^{m+3 w-2} b_{i}^{w-1} x^{i} \tag{4.10}
\end{equation*}
$$

where

$$
\begin{align*}
& \sum_{i=m}^{m+2 k 1-k 2-2} b_{i}^{w-1}=\sum_{i=0}^{2 k 1-k 2-2} b_{i} \\
& \sum_{i=m+2 k 1-k 2-1}^{m+w+k 1-k 3-1} b_{i}^{w-1}=\sum_{i=m-w+k 1-k 2+k 3-1}^{m-1} b_{i} \\
& \sum_{i=m+w+k 1-k 3}^{m+w+k 3+1} b_{i}^{w-1}=\sum_{i=1}^{2} b_{k 2}^{i}  \tag{4.11}\\
& \sum_{i=m+2 w+k 1-k 3}^{m+k 1-k 3+2} b_{i}^{w-1}=\sum_{i=3}^{w-1} b_{k 2-1}^{i} \\
& \sum_{i=m+2 w+k 1-k 3+1}^{m+3 w-2} b_{i}^{w-1}=\sum_{i=3}^{w-1} b_{k 1-1}^{i}
\end{align*}
$$

where we can find that bits $\left\{b_{i}^{w-1}(0 \leq i \leq k 3-1, k 1+w-1 \leq i \leq m+w+k 1-k 3-1)\right\}$ can be selected to construct operand $B^{0}, \ldots$ and bits $\left\{b_{i}^{w-1}(0 \leq i \leq m-1)\right\}$ can be selected to construct $B^{w-1}$, i.e., $B^{0}$ to $B^{w-1}$ can be obtained through bit-select operations from $B_{(E)}^{w-1}$. And we can further define

$$
\begin{align*}
& B_{(E) b s\{0\}}^{w-1}=B^{0} \\
& B_{\{E\} b s\{1\}}^{w-1}=B^{1}  \tag{4.12}\\
& \ldots \ldots \ldots \\
& B_{\{E\} b s\{w-1\}}^{w-1}=B^{w-1}
\end{align*}
$$

where $b s\{\cdot\}$ denotes the bit-select operations to obtain corresponding operand. This strategy can significantly reduce the register complexity in the systolic multiplier since many bits can be shared.


Figure 7: Proposed bit-parallel systolic multiplier-I (BP-I) over $G F\left(2^{m}\right)$, where $\triangle$ denotes a unit delay and black block denotes register cell. (a) Proposed systolic structure. (b) Internal structure of PRC cell. (c) Internal structure of PE-1. (d) Internal structure of regular PE. (e) Internal structure of PE- $d$.

### 4.2.2 Proposed bit-parallel systolic multiplier-I (BP-I)

The proposed bit-parallel systolic multiplier-I (BP-I) based on Algorithm 4.1 is shown in Fig. 7. It consists of one pre-computing (PRC) cell, one pipelined adder tree (PAT) cell and $w$ systolic arrays (each array has $d$ PEs). The PRC cell, as shown in Fig. 7(b), consists of a M-I cell and a bit rewiring cell, yields $w$ outputs ( $B^{0}, B^{1}, \ldots, B^{w-1}$ ) to corresponding arrays (M-I cell in PRC derives $B_{(E)}^{w-1}$ from $B$ ). The internal structure of PEs, i.e., PE-1, regular PE (PE-2 to PE- $(d-1)$ and PE- $d$, are shown in Fig. 7(c)-(e), respectively. A regular PE
consists of a M-II cell (M-II cell in PE-1 to PE- $(d-1)$ derives $B^{(v+1) w+u}$ from $B^{v w+u}$ for $v=0,1, \ldots, d-1$ and $u=0,1, \ldots, w-1$ ), an AND cell and an XOR cell. During each cycle period, the result of AND cell is added together in XOR cell with another input from left and the result is then latched out to the right. Meanwhile, the output of M-II cell is latched out to the next PE to be used for the next cycle. Thus, critical-path of BP-I shall be $\max \left\{T_{P R C}, T_{M-I I}, T_{A}+T_{X}\right\}=2 T_{X}$ (M-II cell has a duration of $2 T_{X}$ according to (9)), where $T_{P R C}$ and $T_{M-I I}$ refer to the propagation time of PRC cell and M-II cell, respectively. BP-I yields its first output $\left(d+1+\log _{2} w\right)$ cycles after the operands are fed to the structure, and the successive output will be available in every cycle.

### 4.2.3 Proposed modified BP-I (MBP-I)

To reduce the area-complexity of BP-I further, we can extend the strategy introduced in (4.10) and (4.11), identical data sharing technique, to all PEs of BP-I. Here we define as:

$$
\begin{align*}
& B_{(E)}^{(v+1) w+u}=\sum_{i=0}^{m+3 w-2} b_{i}^{(v+1) w+u} x^{i} \\
& =B^{(v+1) w+u}+\sum_{i=m}^{m+3 w-2} b_{i}^{(v+1) w+u} x^{i} \tag{4.13}
\end{align*}
$$

where

$$
\begin{align*}
& \sum_{i=m}^{m+2 k 1-k 2-2} b_{i}^{(v+1) w+u}= \sum_{i=0}^{2 k 1-k 2-2} b_{i}^{(v+1) w} \\
& \sum_{i=m+2 k 1-k 2-1}^{m+w+k 1-k 3-1} b_{i}^{(v+1) w+u}=\sum_{i=m-w+k 1-k 2+k 3-1}^{m-1} b_{i}^{(v+1) w} \\
& m+w+k 1-k 3+1  \tag{4.14}\\
& \sum_{i=m+w+k 1-k 3}^{(v+1) w+u} b_{i}^{m+2 w+k 1-k 3} \sum_{i=1}^{2} b_{k 2}^{(v+1) w+i} \\
& \sum_{i=m+w+k 1-k 3+2}^{m} b_{i}^{(v+1) w+u}=\sum_{i=3}^{w-1} b_{k 2-1}^{(v+1) w+i} \\
& \sum_{i=m+3 w-2}^{m+k 1-k 3+1} b_{i}^{(v+1) w+u}=\sum_{i=3}^{w-1} b_{k 1-1}^{(v+1) w+i}
\end{align*}
$$

Similarly we can obtain $B^{(v+1) w+u}$ from $B_{(E)}^{(v+1) w+u}$ through bit-select operation, for $u=$ $0,1, \ldots, w-1$. And we can also easily obtain $B_{(E)}^{(v+1) w+u}$ from $B_{(E)}^{v w+u}$ :

For $b_{i}^{(v+1) w+u} x^{i}(0 \leq i \leq m-1)$ :

$$
\begin{aligned}
& b_{0}^{(v+1) w+u}=b_{m-w}^{v w+u} \\
& b_{k 3+j}^{(v+1) w+u}=b_{m+k 3-w+j}^{v w+u}+b_{m-w+j}^{v w+u} \text { for } 0 \leq j \leq k 2-1-k 3 \\
& \qquad b_{k 2+j}^{(v+1) w+u}=b_{m-w+k 2+j}^{v w+u}+b_{m-w-k 3+k 2+j}^{v w+u}+b_{m-w+j}^{v w+u} \\
& \text { for } 0 \leq j \leq k 1-1-k 2
\end{aligned}
$$

$$
\begin{align*}
& b_{k 1+j}^{(v+1) w+u}=b_{m-w+k 1+j}^{v w+u}+b_{m-w-k 3+k 1+j}^{v w+u} \\
& +b_{m-w+k 1-k 2+j}^{v w+u}+b_{m-w+j}, \text { for } 0 \leq j \leq i-1-k 1 \\
&  \tag{4.15}\\
& b_{w+j}^{(v+1) w+u}=b_{0+j}^{v w+u}+b_{m-k 3+j}^{v w+u}+b_{m-k 2+j}^{v w+u}+b_{m-k 1+j}^{v w+u}
\end{align*}
$$

for $0 \leq j \leq k 3-1$

$$
b_{k 3+w+j}^{(v+1) w+u}=b_{k 3+j}^{v w+u}+b_{m-k 2+k 3+j}^{v w+u}+b_{m-k 1+k 3+j}^{v w+u}
$$

for $0 \leq j \leq k 2-k 3-1$

$$
\begin{aligned}
& b_{k 2+w+j}^{(v+1) w+u}=b_{k 1-1+j}^{v w+u}+b_{m-k 1+k 2+j}^{v w+u} \\
& 0 \leq j \leq k 1-k 2-1 \\
& b_{j}^{(v+1) w+u}=b_{j-w}^{v w+u}, \text { for } j=\text { others }
\end{aligned}
$$

For $b_{i}^{(v+1) w+u} x^{i}(m \leq i \leq m+3 w-2)$ :

$$
\begin{align*}
& \sum_{i=m}^{m+2 k 1-k 2-2} b_{i}^{(v+1) w+u}= \sum_{i=0}^{2 k 1-k 2-2} b_{i}^{v w+u} \\
& \sum_{i=m+2 k 1-k 2-1}^{m+w+k 1-k 3-1} b_{i}^{(v+1) w+u}=\sum_{i=m-w+k 1-k 2+k 3-1}^{m-1} b_{i}^{v w+u} \\
& m+w+k 1-k 3+1  \tag{4.16}\\
& \sum_{i=m+w+k 1-k 3}^{(v+1) w+u} b_{i}^{m+2 w+k 1-k 3} \sum_{i=1}^{2} b_{k 2}^{v w+u+i} \\
& \sum_{i=m+w+k 1-k 3+2}^{(v+1) w+u}=\sum_{i=3}^{w-1} b_{k 2-1}^{v w+u+i} \\
& m+3 w-2 \\
& \sum_{i=m+2 w+k 1-k 3+1}^{m+1} b_{i}^{(v+1) w+u}=\sum_{i=3}^{w-1} b_{k 1-1}^{v w+u+i}
\end{align*}
$$



Figure 8: Proposed modified bit-parallel systolic multiplier-I (MBP-I) over $G F\left(2^{m}\right)$, where $\triangle$ denotes a unit delay and black block denotes register cell. (a) Proposed systolic structure. (b) Internal structure of PRC cell. (c) Internal structure of regular PE of Array-1. (d) Internal structure of regular PE of Array-2 to Array-w-1, where $2 \leq i \leq w-1$. (e) Internal structure of regular PE of Array- $w$.
where $\sum_{i=1}^{2} b_{k 2}^{v w+u+i}, \sum_{i=3}^{w-1} b_{k 2-1}^{v w+u+i}$ and $\sum_{i=3}^{w-1} b_{k 1-1}^{v w+u+i}$ can be obtained from bits of operand $B^{v w+u}$ according to (9).

Based on the above strategy, we can have modified BP-I (MBP-I) as shown in Fig. 8. The internal structures of PRC cell and regular PE of various arrays are shown in Fig. 8(b)(e), respectively. M-III cell in regular PE of Array-1 derives $B_{(E)}^{(v+1) w+u}$ from $B_{(E)}^{v w+u}$, and $(m+3 w-6)$ bits are spontaneously selected/shared by $(w-1)$ PEs in the same position (vertically in one column) of Array-2 to Array- $w$. The proposed data sharing strategy


Figure 9: Proposed digit-serial systolic multiplier-I (DS-I), where $\Delta$ denotes unit delay and black block denotes register cell. (a) Proposed structure. (b) Internal structure of PE[0], where $0 \leq u \leq w-1$. (c) Internal structure of a regular PE. (e) Internal structure of AC cell.
significantly reduces XOR gate and register numbers Since there is no M-III cell in PEs except Array-1. Thus, the area-complexity of MBP-I is smaller than that of BP-I. While the critical-path and latency of MBP-I are exactly the same as BP-I.

### 4.2.4 Proposed digit-serial systolic multiplier-I (DS-I)

Based on proposed Algorithm 4.1, we can project these parallel arrays of BP-I along vertical direction to have the proposed digit-serial systolic multiplier-I (DS-I) as shown in Fig. 9. DS-I consists of $(m+1)$ PEs and one accumulation (AC) cell. The internal structures of PE0, regular PE and AC cell are shown in Fig. 9(b)-(d), respectively. As shown in Fig. 9(b), all bits of operand $B$ are pre-loaded in $m$ bit-registers and then are latched out (meanwhile the $m$ output bits are also yielded to the next PE) to the M-IV cell to perform modular operation
by one degree during each cycle period (obtain $B^{u+1}$ from $B^{u}$, for $u=0,1, \ldots, w-1$ ). The $m$ output bits of M-IV cell is then latched into registers to be used in next cycle period. The regular PE, from PE-2 to PE- $(d-1)$, contains a M-II cell, an AND cell, a XOR cell and a register cell, the same as that in BP-I. The AC cell, as shown in Fig. 9(d), contains $m$ parallel bit-level finite field accumulators. During each cycle period, the newly received input is then added with the previously accumulated result and the result is stored in the register cell to be used during the next cycle. DS-I has the same critical-path as that of BP-I/MBP-I, and it gives the first output of desired product $(d+w)$ cycles after the pair of operands are fed to the structure, while the successive output are produced at the interval of $w$ cycles thereafter.

### 4.3 PROPOSED BIT-PARALLEL AND DIGIT-SERIAL SYSTOLIC MULTIPLIERS-II

### 4.3.1 Proposed algorithm

Both BP-I/MBP-I and DS-I have critical path of $2 T_{X}$, which is also the duration time of M-I/M-II/M-III cell. To have a higher throughput rate design (lower critical-path), we need to reduce the duration time of $\mathrm{M}-\mathrm{I} / \mathrm{M}-\mathrm{II} / \mathrm{M}-\mathrm{III}$ cell. In this section, we introduce a novel modular reduction operation that the delay time is reduced to $T_{X}$, and it can be extended further to apply the data sharing technique to reduce the area complexity of the structure.

Let us reconsider the operation of (4.9) (derive $B^{i}$ from $B$ for $i>2$ ) first: we can define $g=(2 i-k 1+k 3)$ number of extended polynomial basis as $x^{m}, x^{m+1}, \ldots, x^{m+g-1}$. Then we can define as

$$
\begin{equation*}
B_{\{P\}}^{0}=\sum_{j=0}^{m+g-1} b_{\{P\} j}^{0} x^{j} \tag{4.17}
\end{equation*}
$$

$$
\begin{align*}
& b_{\{P\} j}^{0}=b_{j} \text {, for } 0 \leq j \leq m-1 \\
& b_{\{P\} j}^{0}=b_{m-i+k 2+e}+b_{m-i-k 3+k 2+e}(0 \leq e \leq k 1-1-k 2) \\
& \text { for } m \leq j \leq m+k 1-1-k 2 \\
& b_{\{P\} j}^{0}=b_{m-i+k 1+e}+b_{m-i-k 3+k 1+e}(0 \leq e \leq i-1-k 1) \\
& \text { for } m+k 1-k 2 \leq j \leq m-k 2+i-1 \\
& b_{\{P\} j}^{0}=b_{m-i+k 1-k 2+e}+b_{m-i+e}(0 \leq e \leq i-1-k 1) \\
& \text { for } m-k 2+i \leq j \leq m-k 2-k 1+2 i-1  \tag{4.18}\\
& b_{\{P\} j}^{0}=b_{e}+b_{m-k 3+e}(0 \leq e \leq k 3-1) \\
& \text { for } m-k 2-k 1+2 i \leq j \leq m-k 2+g-1 \\
& b_{\{P\} j}^{0}=b_{m-k 2+e}+b_{m-k 1+e}(0 \leq e \leq k 3-1) \\
& \text { for } m-k 2+g \leq j \leq m-k 2+g+k 3-1 \\
& b_{\{P\} j}^{0}=b_{m-k 2+k 3+e}+b_{m-k 1+k 3+e}(0 \leq e \leq k 2-k 3-1) \\
& \text { for } m-k 2+g+k 3 \leq j \leq m+g-1
\end{align*}
$$

Then, if we obtain $B^{i}$ from $B_{\{P\}}^{0}$, we can have

$$
\begin{align*}
& b_{0}^{i}=b_{\{P\} m-i} \\
& b_{k 3+j}^{i}=b_{\{P\} m+k 3-i+j}+b_{\{P\} m-i+j}, 0 \leq j \leq k 2-1-k 3 \\
& b_{k 2+j}^{i}=b_{\{P\} m+j}+b_{m-i+j}, 0 \leq j \leq k 1-1-k 2 \\
& b_{k 1+j}^{i}=b_{\{P\} m+k 1-k 2+j}+b_{\{P\} m-k 2+i+j}, 0 \leq j \leq i-1-k 1  \tag{4.19}\\
& b_{i+j}^{i}=b_{\{P\} m-k 2-k 2+2 i+j}+b_{\{P\} m-k 2+g+j}, 0 \leq j \leq k 3-1 \\
& b_{k 3+i+j}^{i}=b_{k 3+j}+b_{\{P\} m-k 2+g+k 3+j}, 0 \leq j \leq k 2-k 3-1 \\
& b_{k 2+i+j}^{i}=b_{k 1-1+j}+b_{m-k 1+k 2+j}, 0 \leq j \leq k 1-k 2-1 \\
& b_{j}^{i}=b_{\{P\} j-i}, j=\text { others }
\end{align*}
$$

where we define the operation of (4.19) as novel modular reduction operation, and the modular reduction time is reduced from $2 T_{X}$ to $T_{X}$.

Similarly, we can define $B_{\{P\}}^{i}=\sum_{j=i}^{m+g-1} b_{\{P\} j}^{i} x^{j}$ as (4.17), and thus we can get $B^{2 i}$ from $B_{\{P\}}^{i}$ as similar operation as (4.19) in a duration of $T_{X}$.

We can also extend further the operations of (4.18) and (4.19), i.e., combine the operations of (4.18) and (4.19) together to derive $B_{\{P\}}^{i}$ from $B_{\{P\}}^{0}$ as follows:

For $B_{\{P\}}^{i}(0 \leq j \leq m-1)$, we have similar operation as (4.19):

$$
\begin{align*}
& b_{\{P\} 0}^{i}=b_{\{P\} m-i} \\
& b_{\{P\} k 3+j}^{i}=b_{\{P\} m+k 3-i+j}+b_{\{P\} m-i+j}, 0 \leq j \leq k 2-1-k 3 \\
& b_{\{P\} k 2+j}^{i}=b_{\{P\} m+j}+b_{m-i+j}, 0 \leq j \leq k 1-1-k 2 \\
& b_{\{P\} k 1+j}^{i}=b_{\{P\} m+k 1-k 2+j}+b_{\{P\} m-k 2+i+j}, 0 \leq j \leq i-1-k 1  \tag{4.20}\\
& b_{\{P\} i+j}^{i}=b_{\{P\} m-k 2-k 2+2 i+j}+b_{\{P\} m-k 2+g+j}, 0 \leq j \leq k 3-1 \\
& b_{\{P\} k 3+i+j}^{i}=b_{k 3+j}+b_{\{P\} m-k 2+g+k 3+j}, 0 \leq j \leq k 2-k 3-1 \\
& b_{\{P\} k 2+i+j}^{i}=b_{k 1-1+j}+b_{m-k 1+k 2+j}, 0 \leq j \leq k 1-k 2-1 \\
& b_{\{P\} j}^{i}=b_{\{P\} j-i}, j=\text { others }
\end{align*}
$$

For $B_{\{P\}}^{i}(m \leq j \leq m+g-1)$, we have similar operation as (4.18):

$$
\begin{aligned}
& b_{\{P\} j}^{i}=b_{\{P\} m-i+k 2+e}+b_{\{P\} m-i-k 3+k 2+e}(0 \leq e \leq k 1-1-k 2) \\
& \text { for } m \leq j \leq m+k 1-1-k 2 \\
& b_{\{P\} j}^{i}=b_{\{P\} m-i+k 1+e}+b_{\{P\} m-i-k 3+k 1+e}(0 \leq e \leq i-1-k 1) \\
& \text { for } m+k 1-k 2 \leq j \leq m-k 2+i-1
\end{aligned}
$$

$$
b_{\{P\} j}^{i}=b_{\{P\} m-i+k 1-k 2+e}+b_{\{P\} m-i+e}(0 \leq e \leq i-1-k 1)
$$

$$
\text { for } m-k 2+i \leq j \leq m-k 2-k 1+2 i-1
$$

$$
\begin{equation*}
b_{\{P\} j}^{i}=b_{\{P\} e}+b_{\{P\} m-k 3+e}(0 \leq e \leq k 3-1) \tag{4.21}
\end{equation*}
$$

$$
\text { for } m-k 2-k 1+2 i \leq j \leq m-k 2+g-1
$$

$$
b_{\{P\} j}^{i}=b_{\{P\} m-k 2+e}+b_{\{P\} m-k 1+e}(0 \leq e \leq k 3-1)
$$

$$
\text { for } m-k 2+g \leq j \leq m-k 2+g+k 3-1
$$

$$
b_{\{P\} j}^{i}=b_{\{P\} m-k 2+k 3+e}+b_{\{P\} m-k 1+k 3+e}(0 \leq e \leq k 2-k 3-1)
$$

$$
\text { for } m-k 2+g+k 3 \leq j \leq m+g-1
$$

and we can extend further to derive $B_{\{P\}}^{(v+1) w+u}$ from $B_{\{P\}}^{v w+u}$ for $v=0,1, \ldots, d-1$ and $u=0,1, \ldots, w-1$. Define again as $B_{b s\{P\}}^{i}=B^{i}$, where $b s$ refers to bit-select operation of $B_{\{P\}}^{i}$ to obtain $B^{i}$, then (4.5) can be rewritten as:

$$
\begin{align*}
& C=B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{w-1} A_{w-1}^{T} \\
& =\sum_{u=0}^{w-1} B_{u} A_{u}^{T}=\sum_{u=0}^{w-1} \sum_{v=0}^{d-1} B_{b s\{P\}}^{u+v w} a_{u+v w}=\sum_{u=0}^{w-1} \overline{C_{u}} \tag{4.22}
\end{align*}
$$

where $\overline{C_{u}}=\sum_{v=0}^{d-1} B_{b s\{P\}}^{u+v w} a_{u+v w}$.
The proposed combined (bit-parallel and digit-serial) multiplication algorithm 2 thus based on (4.18)-(4.22) is described in Algorithm 4.2.

Algorithm 4.2 Proposed combined (bit-parallel and digit-serial) multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B \bmod f(x)$

1. Initialization step
1.1 $D=0$ (for digit-serial multiplication)
2. Multiplication step
2.1. for $u=0$ to $w-1$
2.2. for $v=0$ to $d-1$
2.3-I. $C=\sum_{u=0}^{w-1} B_{u} A_{u}^{T}=\sum_{u=0}^{w-1} \sum_{v=0}^{d-1} B_{b s\{P\}}^{u+v w} a_{u+v w}$ (for bit-parallel multiplication)
2.3-II. $D=D+B_{u} A_{u}^{T}=D+\sum_{v=0}^{d-1} B_{b s\{P\}}^{u+v w} a_{u+v w}$ (for digit-serial multiplication)
2.4. end for
2.5 . end for
3. Final step
3.1. $C=D$ (for digit-serial multiplication)


Figure 10: Proposed bit-parallel systolic multiplier-II (BP-II), where $\Delta$ denotes unit delay and black block denotes register cell $g=(2 w-k 1+k 3)$. (a) Proposed structure. (b) Internal structure of PRC, where M-I cell is designed into two-stage pipeline to reduce the critical-path to $T_{X}$. (c) Internal structure of a regular PE. (d) Detailed structure of M-V cell in PRC (derives $B_{\{P\}}^{0}$ from $B^{0}$ ).
where step 2.3-I refers to the digit-serial multiplication process and step 2.3.-II refers to the bit-parallel multiplication process. According to our proposed algorithm, for both bit-
parallel and digit-serial realizations, the duration time of novel modular reduction operation is reduced to $T_{X}$, which increases throughput rate of the proposed structures based Algorithm 4.2.

### 4.3.2 Proposed bit-parallel systolic multiplier-II (BP-II)

The proposed bit-parallel systolic multiplier-II (BP-II) based on Algorithm 4.2 is shown in Fig. 10. BP-II has nearly the same structure as BP-I except the internal structures of PRC and PE. The internal structure of PRC is shown in Fig. 10(b), where it yields $w$ outputs to corresponding $w$ arrays. To maintain the critical-path of PRC as $T_{X}$, we have also used a two-stage pipelined M-I cell to realize the operation of (4.10). The internal structure of regular PE is shown in Fig. 10(c). Fig. 10(d) gives the detail design of M-V cell in PRC to derive $B_{\{P\}}^{0}$ from $B^{0}$, while another novel modular reduction cells, M-VI, have similar structures to realize similar operations as (4.20) and (4.21). The time duration of M-V cell and M-VI cell, according to (4.18), (4.20) and (4.21), is $T_{X}$. BP-II thus has a critical-path of $\max \left\{T_{M-V}, T_{M-V I}, T_{A}+T_{X}\right\}=T_{A}+T_{X}$ (M-I cell is two-stage pipelined and thus critical-path of PRC is $T_{X}$ ), where $T_{M-V}$ and $T_{M-V I}$ refer to the propagation time of M-V cell and M-VI cell, respectively. BP-II yields its first output $\left(d+1+\log _{2} w\right)$ cycles after the operands are fed to the structure, while the successive output can be obtained in every cycle thereafter. BP-II, therefore, has higher throughput rate than BP-I at the cost of some small number of XOR and registers. The overhead of hardware complexity, however, is minor when compare to the achievement in throughput rate increase, especially for those high-throughput application systems.

### 4.3.3 Proposed modified BP-II (MBP-II)

To reduce the area-complexity of BP-II further, we can follow the data sharing operations of (4.13), and we can define as follows (where $g=(2 w-k 1+k 3)$ ):

We first define $(3 w-3+g+w-1=4 w+g-4)$ number of extended polynomial basis as $x^{m}, x^{m+1}, \ldots, x^{m+4 w+g-3}$. Then we can have the following steps based on the above definition (likewise, this proposed strategy can significantly reduce the area-complexity of the


Figure 11: Proposed modified bit-parallel systolic multiplier-II (MBP-II) over $G F\left(2^{m}\right)$, where $\triangle$ denotes a unit delay and black block denotes register cell $g=(2 w-k 1+k 3)$. (a) Proposed systolic structure. (b) Internal structure of PRC cell. (c) Internal structure of regular PE of Array-1. (d) Internal structure of regular PE of Array-2 to Array-w-1, where $2 \leq i \leq w-1$.
structure, especially the register complexity, and this technique can be extended to various applications):

$$
\begin{align*}
& B_{(N E)}^{(v+1) w+u}=\sum_{i=0}^{m+3 w-2+g+w-1} b_{i}^{(v+1) w+u} x^{i}=\sum_{i=0}^{m+3 w-2} b_{i}^{(v+1) w+u} x^{i} \\
& +\sum_{i=m+3 w-3}^{m+3 w-2+g} b_{i}^{(v+1) w+u} x^{i}+\sum_{i=m+3 w-2+g+1}^{m+3 w-2+g+w-1} b_{i}^{(v+1) w+u} x^{i}=B_{(E)}^{(v+1) w+u}  \tag{4.23}\\
& +\sum_{i=m+3 w-3}^{m+3 w-2+g} b_{i}^{(v+1) w+u} x^{i}+\sum_{i=m+3 w-1+g}^{m+4 w+g-3} b_{i}^{(v+1) w+u} x^{i}
\end{align*}
$$

$$
\begin{align*}
& \sum_{i=m+3 w-3}^{m+3 w-2+g} b_{i}^{(v+1) w+u}=\sum_{i=m}^{m+g-1} b_{\{P\} i}^{(v+1) w+u} \\
& \sum_{i=m+3 w-1+g}^{m+4 w+g-3} b_{i}^{(v+1) w+u}=\sum_{i=0}^{w-1} b_{\{P\} m-k 2+w}^{v w+u+i}  \tag{4.24}\\
& =\sum_{i=0}^{w-1} b_{m-w+k 1-k 2}^{v w+u+i}+b_{m-w}^{v w+u+i}
\end{align*}
$$

for $0 \leq u \leq w-1$.
Thus we can obtain $B_{(P)}^{v w+u+i}$ from $B_{(N E)}^{(v+1) w+u}$ through bit-select operation, for $i=0,1, \ldots, w-$ 1. And we can also easily obtain $B_{(N E)}^{(v+1) w+u}$ from $B_{(N E)}^{v w+u}$ :

- Derive $B_{(E)}^{(v+1) w+u}: b_{i}^{(v+1) w+u}(0 \leq i \leq m+3 w-2)$ from $B_{(E)}^{v w+u}$ according to (4.15) and (4.16)
- Derive $b_{i}^{(v+1) w+u}(m+3 w-3 \leq i \leq m+3 w-2+g)$ from $B_{(P)}^{v w+u}$ according to (4.20) and (4.21)
- Derive $b_{i}^{(v+1) w+u}(m+3 w-1+g \leq i \leq m+4 w+g-3)$ from $B^{v w+u+j}(0 \leq j \leq w-1)$ according to (4.18) and (4.24)

Based on the above derivation, we can have modified BP-II (MBP-II) as shown in Fig. 11. The internal structures of PRC cell and regular PE of various arrays are shown in Fig. 11(b)-(d), respectively. The critical-path and latency of MBP-II are exactly the same as BP-II. M-VI cell in regular PE of Array-1 derives $B_{(N E)}^{(v+1) w+u}$ from $B_{(N E)}^{v w+u}$. Since there is no M-VI cell in PEs of Array-2 to Array- $w$, the area-complexity of MBP-II is smaller than that of BP-II. Because of its efficiency in area-complexity and high-throughput ability, it can be used in various environments with requirement of low area-complexity and high-throughput.

### 4.3.4 Proposed digit-serial systolic multiplier-II (DS-II)

Based on proposed Algorithm 4.2, we can have the proposed digit-serial systolic multiplierII (DS-II) as shown in Fig. 12. DS-II consists of $(m+1)$ PEs and one accumulation (AC) cell. The internal structures of PE-0, regular PE and AC cell are shown in Fig. 12(b)-(d), respectively. As shown in Fig. 12(b), all bits of operand $B$ are fed to the M-V cell and the


Figure 12: Proposed digit-serial systolic multiplier-II (DS-II), where $\Delta$ denotes unit delay and black block denotes register cell $g=(2 w-k 1+k 3)$. (a) Proposed structure. (b) Internal structure of $\mathrm{PE}[0]$, where $0 \leq u \leq w-1$. (c) Internal structure of a regular PE. (d) Internal structure of AC cell.
output is then loaded in $(m+g)$ bit-registers and then are latched out (meanwhile the ( $m+g$ ) output bits are also yielded to the next PE) to the M-VII cell to perform modular operation by one degree during each cycle period (obtain $B_{\{P\}}^{u+1}$ from $B_{\{P\}}^{u}$, for $u=0,1, \ldots, w-1$ ). The $(m+g)$ output bits of M-VII cell are then latched into registers to be used in next cycle period. The regular PE, from PE-2 to $\operatorname{PE}-(d-1)$, contains a M-VI cell, an AND cell, a XOR cell and a register cell, the same as that in BP-II. The AC cell, as shown in Fig. 12(d), contains $m$ parallel bit-level finite field accumulators. During each cycle period, the newly received input is then added with the previously accumulated result and the result is stored in the register cell to be used during the next cycle. DS-II has the same critical-path as that of BP-II, and it gives the first output of desired product $(d+w)$ cycles after the pair of operands are fed to the structure, while the successive output are produced at the interval of $w$ cycles thereafter.

### 4.4 PROPOSED BIT-PARALLEL AND DIGIT-SERIAL SYSTOLIC MULTIPLIERS-III

KA-based digit-level systolic multiplier is reported in a newly reported paper [18]. The structure presented in [18], however, is only suitable for AESP rather than NIST pentanomials. Therefore, in this section, we present a pair of bit-parallel and digit-serial systolic multipliers based on Karatsuba decomposition to achieve more efficiency in time-complexity.

### 4.4.1 Proposed algorithm

For simplicity of discussion, we present here a bit-parallel/digit-serial systolic multiplier based on two-term Karatsuba decomposition, which can be easily extended to $n$-term Karatsuba decomposition.

For two-term KA [20], element $A=\sum_{i=0}^{m-1} a_{i} x^{i}\left(a_{i} \in G F(2)\right)$ can be expressed as:

$$
\begin{equation*}
A=A_{L}^{2}+A_{H}^{2} x \tag{4.25}
\end{equation*}
$$

where

$$
\begin{align*}
A_{L} & =\sum_{j=0}^{\lceil m / 2-1\rceil} a_{2 j} x^{j}  \tag{4.26}\\
A_{H} & =\sum_{j=0}^{\lceil m / 2-1\rceil} a_{2 j+1} x^{j}
\end{align*}
$$

Similarly, $B=\sum_{i=0}^{m-1} b_{i} x^{i}\left(b_{i} \in G F(2)\right)$ can be expressed as $B=B_{L}^{2}+B_{H}^{2} x$. Product of $A$ and $B$ then is:

$$
\begin{align*}
& C=A B \bmod f(x)=\left(A_{L}^{2}+A_{H}^{2} x\right)\left(B_{L}^{2}+B_{H}^{2} x\right) \\
& =\left(A_{L} B_{L}\right)^{2}(1+x)+\left(A_{L}+A_{H}\right)^{2}\left(B_{L}+B_{H}\right)^{2} x  \tag{4.27}\\
& +\left(A_{H} B_{H}\right)^{2}\left(x^{2}+x\right) \bmod f(x)
\end{align*}
$$

We define three partial products of (27) as: $C_{L}=A_{L} B_{L}, C_{L H}=\left(A_{L}+A_{H}\right)\left(B_{L}+B_{H}\right)$ and $C_{H}=A_{H} B_{H}$. For simplicity of discussion, we introduce here the proposed algorithm to
obtain $A_{L} B_{L}$, and it can be extended to obtain other two partial products: $\left(A_{L}+A_{H}\right)\left(B_{L}+\right.$ $\left.B_{H}\right)$ and $A_{H} B_{H}$. Let $C_{L}$ be expressed as

$$
\begin{equation*}
C_{L}=\sum_{i=0}^{\lceil m / 2-1\rceil} a_{2 i}\left(B_{L} \cdot x^{i}\right)=\sum_{i=0}^{\lceil m / 2-1\rceil} X_{L, i} \tag{4.28}
\end{equation*}
$$

where $X_{L, i}=a_{2 i} \cdot B_{L}^{i}$, for $B_{L}^{0}=B_{L}$, and $B_{L}^{i}=B_{L} \cdot x^{i}$.
Define $m / 2=w d$, we can decompose operand $A_{L}$ into $w$ number of bit-vectors $A_{L, u}$ as $A_{L, u}=\left[\begin{array}{llll}a_{2 u} & a_{2 w+2 u} & \cdots & a_{m-2 w+2 u}\end{array}\right]$ for $u=0,1, \cdots, w-1$. We can also generate $w$ number of operand vectors $B_{L, u}=\left[B_{L}^{u} B_{L}^{w+u} \cdots B_{L}^{m-w+u}\right]$ for $u=0,1, \cdots, w-1$.

Equation (4.28) can then be expressed as:

$$
\begin{align*}
& C_{L}=B_{L, 0} A_{0}^{T}+B_{L, 1} A_{1}^{T}+\cdots+B_{L, w-1} A_{w-1}^{T} \\
& =\sum_{u=0}^{w-1} B_{L, u} A_{L, u}^{T}=\sum_{u=0}^{w-1} \bar{C}_{L, u} \tag{4.29}
\end{align*}
$$

where $\bar{C}_{L, u}=B_{L, u} A_{L, u}^{T}$, and each $\bar{C}_{L, u}$ can be obtained as

$$
\begin{equation*}
\bar{C}_{L, u}=\sum_{v=0}^{d-1} B_{L}^{w v+u} a_{2 w v+2 u} \tag{4.30}
\end{equation*}
$$

For one specific value of $v$, we can derive $B_{L}^{w v+u+s}$ from $B_{L}^{w v+u}$, for $1 \leq s \leq d$ as

$$
\begin{equation*}
B_{L}^{w v+u+s}=B_{L}^{w v+u} x^{s} \tag{4.31}
\end{equation*}
$$

while $B_{L}^{w v+u}$ can also be obtained directly from $B_{L}^{0}$ as $B_{L}^{w v+u}=B_{L}^{0} x^{w v+u}$.
The proposed combined (bit-parallel and digit-serial) algorithm based on two-term Karatsuba decomposition (4.29)-(4.31) is described in Algorithm 4.3.

Algorithm 4.3 Proposed combined (bit-parallel and digit-serial) algorithm based on twoterm Karatsuba decomposition

Inputs: $A$ and $B$ are the pair of elements in $G F\left(2^{m}\right)$.
Output: $C=A \cdot B \bmod f(x)$

1. Initialization step
1.1 $D_{L}=0, D_{L H}=0$, and $D_{H}=0$ (for digit-serial multiplication)
1.2 Decompose as $A_{L, u}=\left[a_{2 u} \cdots a_{m-2 w+2 u}\right], B_{L, u}=\left[B_{L}^{u} \cdots B_{L}^{m-w+u}\right]$, similar operations to $A_{L}+A_{H}, B_{L}+B_{H}, A_{H}$ and $B_{H}$
2. Multiplication step
2.1. for $u=0$ to $w-1$
2.2. for $v=0$ to $d-1$
2.3.1 $\bar{C}_{L, u}=\sum_{v=0}^{d-1} B_{L}^{w v+u} a_{2 w v+2 u}$
2.3.1-I $C_{L}=\sum_{u=0}^{w-1} \bar{C}_{L, u}$ (for bit-parallel multiplication) $\quad$ 2.3.1-II $D_{L}=D_{L}+\bar{C}_{L, u}$ (for digit-serial multiplication)
2.3.2-I $C_{L H}=\sum_{u=0}^{w-1} \bar{C}_{L H, u}$ (similar as 2.3.1-I, for bit-parallel multiplication)
2.3.2-II $D_{L H}=D_{L H}+\sum_{u=0}^{w-1} \bar{C}_{L H, u}$ (similar as 2.3.1-II, for digit-serial multiplication)
2.3.3-I $C_{H}=\sum_{u=0}^{w-1} \bar{C}_{H, u}$ (similar as 2.3.1-I, for bit-parallel multiplication)
2.3.3-II $D_{H}=D_{H}+\bar{C}_{H, u}$ (similar as 2.3.1-II, for digit-serial multiplication)
2.4. end for
2.5 . end for
3. Final step
3.1. $C=C_{L}^{2}(1+x)+C_{L H}^{2} x+C_{H}^{2}\left(x^{2}+x\right) \bmod f(x)$ (for bit-parallel multiplication)
3.1. $C=D_{L}^{2}(1+x)+D_{L H}^{2} x+D_{H}^{2}\left(x^{2}+x\right) \bmod f(x)$ (for digit-serial multiplication)
where steps 2.3 .1 to 2.3.3 refer to the parallel bit-parallel/digit-serial multiplication process. The proposed multiplication algorithm based on two-term KA, however, can be extended to $n$-term Karatsuba decomposition.

Step 3.1 of Algorithm 4.3 can be obtained as follows:

$$
\begin{align*}
& C=C_{L}^{2}(1+x)+C_{L H}^{2} x+C_{H}^{2}\left(x^{2}+x\right) \bmod f(x) \\
& =C_{L}^{2}(1+x) \bmod f(x)+C_{L H}^{2} x \bmod f(x)  \tag{4.32}\\
& +C_{H}^{2}\left(x^{2}+x\right) \bmod f(x)
\end{align*}
$$

For simplicity of discussion, here we only cover the steps to obtain $C_{L}^{2}(1+x) \bmod f(x)$, and it is similar steps to obtain $C_{L H}^{2} x \bmod f(x)$ and $C_{H}^{2}\left(x^{2}+x\right) \bmod f(x)($ In step 3.1 of

Algorithm $3, C_{L}^{2}(1+x)$ is equal to $D_{L}^{2}(1+x)$, as well as the other two partial terms). Let us define $C_{L}$ as follows:

$$
\begin{equation*}
C_{L}=\sum_{i=0}^{m-1} c_{L, i} x^{i} \tag{4.33}
\end{equation*}
$$

where $c_{L, i} \in G F(2)$. Such that we can have

$$
\begin{align*}
& C_{L}^{2}=c_{L, 0}+c_{L, 1} x^{2}+c_{L, 2} x^{4}+\cdots+c_{L, m-1} x^{2 m-2} \\
& =\sum_{i=0}^{m-1} c_{L, i} x^{2 i} \tag{4.34}
\end{align*}
$$

And we can further have

$$
\begin{align*}
& C_{L}^{2}(1+x)=\sum_{i=0}^{m-1} c_{L, i} x^{2 i}(1+x) \\
& =c_{L, 0}+c_{L, 0} x+c_{L, 1} x^{2}+c_{L, 1} x^{3}+c_{L, 2} x^{4}  \tag{4.35}\\
& +c_{L, 2} x^{5}+\cdots+c_{L, m-1} x^{2 m-2}+c_{L, m-1} x^{2 m-1} \\
& =\sum_{i=0}^{m-1} c_{L,\lfloor i / 2\rfloor} x^{i}+x^{m} \cdot \sum_{i=0}^{m-1} c_{L,(m-1) / 2+\lfloor i / 2\rfloor} x^{i}
\end{align*}
$$

Since $x$ is the root of $f(x)\left(f(x)\right.$ is a pentanomial of degree $m$ as $f(x)=x^{m}+x^{k 1}+x^{k 2}+$ $x^{k 3}+1$, for $\left.1 \leq k 3<k 2<k 1 \leq m-1\right)$. Thus we can have

$$
\begin{equation*}
f(x)=x^{m}+x^{k 1}+x^{k 2}+x^{k 3}+1=0 \tag{4.36}
\end{equation*}
$$

Then, we can have

$$
\begin{equation*}
x^{k 1}+x^{k 2}+x^{k 3}+1=x^{m} \tag{4.37}
\end{equation*}
$$

Replace $x^{m}$ in (4.27) with (4.29), and $C_{L}^{2}(1+x) \bmod f(x)$ can be computed as

$$
\begin{align*}
& C_{L}^{2}(1+x) \bmod f(x)=\sum_{i=0}^{m-1} c_{L,\lfloor i / 2\rfloor} x^{i} \bmod f(x) \\
& +x^{m} \cdot \sum_{i=0}^{m-1} c_{L,(m-1) / 2+\lfloor i / 2\rfloor} x^{i} \bmod f(x)  \tag{4.38}\\
& =C_{L 1}^{2}+\left(x^{k 1}+x^{k 2}+x^{k 3}+1\right) C_{L 2}^{2} \\
& =C_{L 1}^{2}+C_{L 2}^{2}+C_{L 2}^{2} \cdot x^{k 1}+C_{L 2}^{2} \cdot x^{k 2}+C_{L 2}^{2} \cdot x^{k 3}
\end{align*}
$$

where $C_{L 1}^{2}=\sum_{i=0}^{m-1} c_{L,\lfloor i / 2\rfloor} x^{i} \bmod f(x)$ and $C_{L 2}^{2}=\sum_{i=0}^{m-1} c_{L,(m-1) / 2+\lfloor i / 2\rfloor} x^{i} \bmod f(x)$. And according to (4.8) and (4.9), we can obtain $C_{L 2}^{2} \cdot x^{k 1}, C_{L 2}^{2} \cdot x^{k 2}$ and $C_{L 2}^{2} \cdot x^{k 3}$ directly from $C_{L 2}^{2}$, respectively, for NIST pentanomials. Similarly, we can have nearly the same steps to obtain $C_{L H}^{2} x \bmod f(x)$ and $C_{H}^{2}\left(x^{2}+x\right) \bmod f(x)$.

### 4.4.2 Proposed bit-parallel systolic multiplier-III (BP-III)

The proposed bit-parallel systolic multiplier-III (BP-III) based on Algorithm 4.3 is thus shown in Fig. 13. It consists of three systolic-array modules (one gray box is one module), where each module consists of $w$ systolic arrays (each array consists of $d$ PEs). BP-III also has one pre-computing-adder (PCA) cell and one shift pipelined adder tree (SPT) cell. Besides, a final modular addition (FMA) cell is needed for the operation of step 3.1 of Algorithm 4.3. The internal structure of a regular PE (PE-2 to PE-d) is shown in Fig. 13(b). Comparing with regular PE, PE-1 does not have XOR cell. The internal structures of SPT and PCA are shown in Fig. 13(c) and (d), respectively. The design detail of FMA is shown in Fig. 13(e), where step 3.1 of Algorithm 4.2 is executed to obtain the output. There are two PAT cells used in FMA to maintain the systolic pipeline. It is noted that the internal structures of cell deriving $C_{L H}^{2} x \bmod f(x)$ and $C_{H}^{2}\left(x^{2}+x\right) \bmod f(x)$ are similar to structure of deriving $C_{L}^{2}(1+x) \bmod f(x)$. The critical-path of proposed structure is $\left(T_{A}+T_{X}\right)$, which is the same as that of BP-II. The proposed design gives the first output $\left(d+\log _{2} w+6\right)$ cycles after operands are fed to the structure, while the successive outputs are obtained in every cycle thereafter.

### 4.4.3 Proposed digit-serial systolic multiplier-III (DS-III)

The proposed digit-serial systolic multiplier-III (DS-III) based on Algorithm 4.3 is shown in Fig. 14. It consists of three systolic arrays, where each array consists of $d \mathrm{PEs}$ and one shift-accumulation (SAC) cell. The internal structures of PCA cell, SPT cell and FMA cell are exactly the same as those of BP-III. The critical-path of proposed structure is $\left(T_{A}+T_{X}\right)$, which is the same as that of BP-III. The proposed design gives the first output $(d+w+6)$ cycles after operands are fed to the structure, while the successive outputs are obtained


Figure 13: Proposed bit-parallel systolic multiplier-III (BP-III), where $\Delta$ denotes unit delay and black block denotes register cell. (a) Proposed structure, where each gray box represents a systolic-array module. (b) Internal structure of a regular PE, where $1 \leq v \leq d-1$ (there is no XOR cell in PE-1). (c) Internal structure of SPT. (d) Internal structure of PCA.(e) Internal structure of FMA.


Figure 14: Proposed digit-serial systolic multiplier-III (DS-III), where $\Delta$ denotes unit delay and black block denotes register cell.
in every $w$ cycles thereafter. Therefore, the proposed DS-III not only has efficient area complexity but also has high-throughput ability.

### 4.5 AREA AND TIME COMPLEXITIES

### 4.5.1 Complexities of BP-I and DS-I

BP-I requires $w$ systolic arrays, where each array consists of $d$ PEs. Each of regular PE has $(m+3 w)$ XOR gates ( $m$ XOR gates in XOR cell, and $3 w$ XOR gates in M-II cell), $m$ AND gates and $2 m$ bit-registers. PRC cell requires $(3 w-3)$ XOR gates and $(m+3 w-3)$ registers. PAT requires $(m w-w)$ XOR gates and equal number of registers. In total, BP-I has $\left(m^{2}+2 m w-3 w^{2}+3 w+m d-d-3\right)$ XOR gates, $m^{2}$ AND gates and $\left(2 m^{2}+3 w-3\right)$ registers. BP-I has a latency of $\left(d+1+\log _{2} w\right)$ cycles of duration of $2 T_{X}$.

MBP-I has similar structure as BP-I, but it requires less registers and XOR gates. In total, MBP-I has $\left(m^{2}-m+3 w d-3\right)$ XOR gates, $m^{2}$ AND gates and $\left(m^{2}+m d+w m+2 m-3 d\right)$ registers. The latency and critical-path of MBP-I are the same as BP-I.

DS-I consists of $(d+1)$ PEs, where each of regular PE requires $(m+3 w)$ XOR gates, $m$ AND gates and $m$ bit-registers, the same as that of BP-I. PE-0 requires 3 XOR gates (M-IV cell) and $m$ bit-registers. While the AC cell contains $m$ bit-registers and equal number of XOR gates. DS-I, in total thus requires $(m d+3 m-3 w+3)$ XOR gates, $d m$ AND gates and $(2 d m+m)$ registers. After a latency of $(d+w)$ cycles, DS-I yields its desired output in every $w$ cycles (duration of each cycle is $2 T_{X}$ ).

### 4.5.2 Complexities of BP-II and DS-II

BP-II requires $w$ systolic arrays, where each array consists of $d$ PEs. Each of regular PE has $(m+3 w)$ XOR gates ( $m$ XOR gates in XOR cell, and $3 w$ XOR gates in M-VI cell), $m$ AND gates and $(2 m+2 w-k 1+k 3)$ bit-registers. PRC cell requires $\left(2 w^{2}-w k 1+w k 3+3 w-3\right)$ XOR gates and $\left(m w+2 w^{2}-w k 1+w k 3+2 m+5 w-k 1+k 3-3\right)$ registers. PAT requires $(m w-w)$ XOR gates and equal number of registers. In total, BP-II has $\left(3 d w^{2}-w^{2}+m^{2}+\right.$ $2 w-w k 1+w k 3-3)$ XOR gates, $m^{2}$ AND gates and $\left(2 m^{2}+2 d w^{2}-d w k 1+d w k 3+w m+\right.$ $2 m+4 w-k 1+k 3-3)$ registers. BP-II has a latency of $\left(d+3+\log _{2} w\right)$ cycles of duration of $\left(T_{A}+T_{X}\right)$.

MBP-II has similar structure as BP-II, but it requires less registers and XOR gates. In total, MBP-II has $\left(m^{2}-3 w^{2}+5 w+3 w m-m-3-k 1+k 3\right)$ XOR gates, $m^{2}$ AND gates and $\left(m^{2}+m d+w m+3 w d-d k 1+d k 3+5 w-k 1+k 3-4 d+4 m-3\right)$ registers. The latency and critical-path of MBP-II are the same as BP-II.

DS-II consists of $(d+1)$ PEs, where each of regular PE requires $(m+3 w)$ XOR gates, $m$ AND gates and $2 m+2 w-k 1+k 3$ bit-registers, the same as that of BP-II. PE- 0 requires $(2 w-k 1+k 3+3)$ XOR gates and $(m+2 w-k 1+k 3)$ bit-registers. While the AC cell contains $m$ bit-registers and equal number of XOR gates. DS-II, in total thus requires $(2 m+3 w d-w-k 1+k 3+3)$ XOR gates, $d m$ AND gates and $(2 d m+m+2 w d-d k 1+d k 3)$ registers. After a latency of $(d+w+1)$ cycles, DS-II yields its desired output in every

Table 3: Comparison of area-time complexity of bit-parallel systolic multipliers

| Design | AND | XOR | Register | Latency | Critical-path | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[25] *$ | $m^{2}$ | $m^{2}+2 m-1$ | $2 m^{2}-2 m$ | $m T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| $[56]$ | $2 m^{2}+2 m$ | $m^{2}+m$ | $3.5 m^{2}+3.5 m$ | $(m+1) T_{c p}$ | $T_{A}+2 T_{X}$ | $T_{c p}$ |
| $[57]$ | $2 m^{2}$ | $2 m^{2}$ | $7 m^{2}$ | $3 m T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| $[58]$ | $2 m^{2}$ | $2 m^{2}$ | $3 m^{2}$ | $(m+1) T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| $[59]$ | $m^{2}$ | $2 m^{2}+m$ | $2 m^{2}$ | $m T_{c p}$ | $T_{A}+2 T_{X}$ | $T_{c p}$ |
| $[60]$ | $2 m^{2}$ | $2 m^{2}$ | $5 m^{2} / 2$ | $(\lfloor m / 2\rfloor+2) T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| $[61]^{* 1}$ | $m^{2}$ | $\gamma^{1}$ | $\gamma^{2}$ | $\gamma^{3}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| BP-I | $m^{2}$ | $\gamma^{4}$ | $2 m^{2}+3 w-3$ | $\left(d+1+\log _{2} w\right) T_{c p}$ | $2 T_{X}$ | $T_{c p}$ |
| MBP-I | $m^{2}$ | $\gamma^{5}$ | $\gamma^{6}$ | $\left(d+1+\log _{2} w\right) T_{c p}$ | $2 T_{X}$ | $T_{c p}$ |
| BP-II | $m^{2}$ | $\gamma^{7}$ | $\gamma^{8}$ | $\left(d+3+\log _{2} w\right) T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| MBP-II | $m^{2}$ | $\gamma^{9}$ | $\gamma^{10}$ | $\left(d+3+\log _{2} w\right) T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| BP-III | $3 m^{2} / 4$ | $\gamma^{11}$ | $\gamma^{12}$ | $\left(d+6+\log _{2} w\right) T_{c p}$ | $T_{A}+T_{X}$ | $T_{c p}$ |

For BP-I/BP-II/MBP-I/MBP-II/DS-I/DS-II: $w d=m$; while for BP-III/DS-III:
$w d=m / 2 \quad T_{c p}$ : Time duration of critical-path. ${ }^{*}$ : We have used XOR and AND gates to replace XNOR and NAND gates for this structure, just for a fair comparison. ${ }^{1}$ : Here $l=\min \{m-k 1, k 1-k 2, k 2-k 3\}$.
$\gamma^{1}=m^{2}+2 m+2 l m+2 l+2 \gamma^{2}=2 m^{2}-2 m-2 l m-2 l-2 \quad \gamma^{3}=\left[m /(2 l+2)+1+\log _{2}(2 l+2)\right] T_{c p}$ $\gamma^{4}=m^{2}+2 m w-3 w^{2}+3 w+m d-d-3 \quad \gamma^{5}=m^{2}-m+3 w d-3 \quad \gamma^{6}=m^{2}+m d+w m+2 m-3 d$ $\gamma^{7}=3 d w^{2}-w^{2}+m^{2}+2 w-w k 1+w k 3-3 \quad \gamma^{8}=2 m^{2}+2 d w^{2}-d w k 1+d w k 3+w m+$ $2 m+4 w-k 1+k 3-3 \quad \gamma^{9}=m^{2}-3 w^{2}+5 w+3 w m-m-3-k 1+k 3 \quad \gamma^{10}=$ $m^{2}+m d+w m+3 w d-d k 1+d k 3+5 w-k 1+k 3-4 d+4 m-3 \quad \gamma^{11}=$ $9 m^{2} / 8-3 w m / 4+6 w+13 m+7 k 1+7 k 2+7 k 3+9 \quad \gamma^{12}=9 m^{2} / 8+3 w m / 4+6 w+25 m / 2$

Table 4: Comparison of area-time complexity of digit-serial systolic multipliers

| Design | AND | XOR | Register | Latency | Critical-path | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[62]$ | $\gamma^{1}$ | $\gamma^{2}$ | $2 m+d+t$ | $(\lceil m / d\rceil+1) T_{c p}$ | $\gamma^{3}$ | $(\lceil m / d\rceil+1) T_{c p}$ |
| $[63]^{1}$ | $2 m d+m$ | $2 m d$ | $\gamma^{4}$ | $3\lceil m / d\rceil T_{c p}$ | $\gamma^{5}$ | $3\lceil m / d\rceil T_{c p}$ |
| DS-I | $m d$ | $\gamma^{6}$ | $2 d m+m$ | $(d+w) T_{c p}$ | $2 T_{X}$ | $w T_{c p}$ |
| DS-II | $m d$ | $\gamma^{7}$ | $\gamma^{8}$ | $(d+1+w) T_{c p}$ | $T_{A}+T_{X}$ | $w T_{c p}$ |
| DS-III | $3 m d / 2$ | $\gamma^{9}$ | $9 d m / 4+67 m / 4$ | $(d+6+w) T_{c p}$ | $T_{A}+T_{X}$ | $w T_{c p}$ |

For BP-I/BP-II/MBP-I/MBP-II/DS-I/DS-II: $w d=m$; while for BP-III/DS-III:
$w d=m / 2 \quad T_{c p}$ : Time duration of critical-path. ${ }^{1}:(s+1)$ refers to the pipelined stage in the PE, and $2 m$ of MUX gates are not listed here.

$$
\begin{aligned}
& \gamma^{1}=m d+2 k 1 d-k 1+2 d-1 \\
& \gamma^{2}=m d+2 k 1 d-k 1+d-1 \\
& \gamma^{3}=T_{A}+\left\lceil\log _{2}(d+1)\right\rceil T_{X} \\
& \gamma^{4}=\lceil m / d\rceil(10 d+1+9 s d / 2+s) \\
& \gamma^{5}=d\left(T_{A}+T_{X}+T_{M U X}\right) /(s+1) \\
& \gamma^{6}=m d+3 m-3 w+3 \\
& \gamma^{7}=2 m+3 w d-w-k 1+k 3+3 \\
& \gamma^{8}=2 d m+m+2 w d-d k 1+d k 3 \\
& \gamma^{9}=9 m d / 4+63 m / 4+7 k 1+7 k 2+7 k 3+9
\end{aligned}
$$

$w$ cycles (duration of each cycle is $\left(T_{A}+T_{X}\right)$ ). DS-II is regular and has high-throughput ability.

### 4.5.3 Complexities of BP-III and DS-III

BP-III requires three systolic-array modules, where each module has $w$ systolic arrays (each array consists of $d$ PEs $)$. Each of regular PE has $(m / 2+v w)$ XOR gates $(1 \leq v \leq d-1)$, $m / 2$ AND gates and $(m / 2+v w)$ bit-registers. PCA cell requires $m$ XOR gates and $m$ registers. SPAT requires $(2 w+w m / 2-m / 2)$ XOR gates and equal number of registers. FMA requires $(14 m+7 k 1+7 k 2+7 k 3+9)$ XOR gates and $27 m / 2$ registers. In total, BP-III has $\left(9 m^{2} / 8-3 w m / 4+6 w+13 m+7 k 1+7 k 2+7 k 3+9\right)$ XOR gates, $3 m^{2} / 4$ AND gates and $\left(9 m^{2} / 8+3 w m / 4+6 w+25 m / 2\right)$ registers. BP-III has a latency of $\left(d+6+\log _{2} w\right)$ cycles of duration of $\left(T_{A}+T_{X}\right)$.

DS-III consists of $3 d$ PEs, where each of regular PE requires $(m+v w)$ XOR gates, $m / 2$ AND gates and $(m / 2+v w)$ bit-registers, the same as that of BP-III. While the SAC cell contains $m$ bit-registers and equal number of XOR gates. PCA cell requires $m$ XOR gates and $m$ registers. FMA requires $(14 m+7 k 1+7 k 2+7 k 3+9)$ XOR gates and $27 m / 2$ registers. DS-III, in total thus requires $(9 m d / 4+63 m / 4+7 k 1+7 k 2+7 k 3+9)$ XOR gates, $3 d m / 2$ AND gates and $(9 d m / 4+67 m / 4)$ registers. After a latency of $(d+6+w)$ cycles, DS-III yields its desired output in every $w$ cycles (duration of each cycle is $\left(T_{A}+T_{X}\right)$ ).

### 4.5.4 Comparison of area and time complexities

The area complexity, in terms of logic gate count, register count; and time complexity in terms of latency, critical-path and ACT of proposed structures and existing structures of [25], [56-63] are listed in Tables 3 and 4, repsectively.

For bit-parallel systolic structures, proposed structures have the lowest latency and smaller area-complexity when compared with the existing designs. It is worth mentioning that this is the first time ever reported that proposed structures achieve flexible low-latency realization without any restriction. For digit-serial systolic structures, proposed structures have fixed critical-path, while the critical-paths of existing designs are a function of either filed-


Figure 15: Comparison of latency of proposed and existing bit-parallel systolic multipliers.


Figure 16: Comparison of area-delay products (ADP)s of proposed and existing bit-parallel systolic multipliers.
order or digit-size. The proposed structures have significant performance in time-complexity when compare to existing ones.


Figure 17: Comparison of area-delay products (ADP)s of proposed and existing digit-serial multipliers. (a) Comparison of ADPs of proposed and existing structures. (b) Detailed comparison.

### 4.5.5 ASIC implementation

We have also synthesized the proposed structures and the existing structures using NanGate's Library Creator by North Carolina State University's 45nm FreePDK [21] to obtain the area, time and power complexities of the designs for NIST pentanomials, i.e., $f(x)=x^{163}+x^{7}+$ $x^{6}+x^{3}+1, f(x)=x^{283}+x^{12}+x^{7}+x^{5}+1$ and $f(x)=x^{571}+x^{10}+x^{5}+x^{2}+1$. We have


Figure 18: Comparison of average computation time (ACT) of proposed and existing digitserial multipliers.
used $d=w=\sqrt{m}$ for BP-I/MBP-I/DS-I and BP-II/MBP-II/DS-II and all existing designs of $[9-17](d=w=\sqrt{m / 2}$ for BP-III/DS-III).

We have used those synthesis results to plot the latency and ADP for all bit-parallel designs as shown in Figs. 15 and 16, ADP and ACT for all digit-serial structures in Figs. 17 and 18, respectively, for three NIST pentanomials. As shown in Figs. 15 and 16, proposed bit-parallel structures significantly outperform the existing design, i.e., have lower latency and smaller ADP (MBP-I, MBP-II and BP-III). From Figs. 11 and 12, proposed digitserial structures are found to involve significantly less ADP and ACT (the smaller the ACT, the higher the throughput rate) than the corresponding designs in [16-17]. Note that for a detailed comparison, Fig. 17(b) gives a more detailed comparison with [16] since Fig. 17 (a) cannot give a clear comparison with [16]. It is noted that the PDP is found to be of similar trend as the ADP and found to be significantly less than those of competing designs. The proposed multipliers have significantly shorter latency, lower area-time complexity and higher throughput than the existing competing designs. The proposed designs can be used in various real application systems.

### 4.6 CONCLUSION

Low-latency high-throughput bit-parallel and digit-serial systolic structures for multipliers over $G F\left(2^{m}\right)$ based on NIST pentanomials are presented. We have proposed an algorithm where the multiplier is decomposed into several parallel processing arrays to lower the latency, and based on it we have suggested a pair of bit-parallel and digit-serial systolic multipliers. Another pair of bit-parallel and digit-serial structures are then presented based on a novel modular reduction operation, where the critical-paths are reduced to ( $T_{A}+T_{X}$ ) (throughput rate is increased). Data sharing strategy has been proposed to reduce area-complexity of the two pairs of systolic multipliers. The third pair of designs, KA-based bit-parallel and digit-serial multipliers, are proposed to enhance the throughput rate further. The synthesis results show that the proposed multipliers have significantly shorter latency, lower areatime complexity and higher throughput than the existing competing designs. The proposed designs, because of their flexibilities in latency choices, low area-time complexity and high throughput rate, can be used in various real application systems.

### 5.0 HIGH-THROUGHPUT FINITE FIELD MULTIPLIERS USING REDUNDANT BASIS FOR FPGA AND ASIC IMPLEMENTATIONS

In this chapter, we have proposed a novel recursive decomposition algorithm for RB multiplication to obtain high-throughput digit-serial implementation. Through efficient projection of SFG of the proposed algorithm, a highly regular processor-space flow-graph (PSFG) is derived. By identifying suitable cut-sets, we have modified the PSFG suitably and performed efficient feed-forward cut-set retiming to derive three novel multipliers which not only involve significantly less time-complexity than the existing ones but also require less area and less power consumption compared with the others. Both theoretical analysis and synthesis results confirm the efficiency of proposed multipliers over the existing ones. The synthesis results for FPGA and ASIC realization of the proposed designs and competing existing designs are compared. It is shown that the proposed high-throughput structures are the best among the corresponding designs, for FPGA and ASIC implementation. It is shown that the proposed designs can achieve up to $94 \%$ and $60 \%$ savings of ADPP on FPGA and ASIC implementation over the best of the existing designs, respectively.

### 5.1 INTRODUCTION

Finite field multiplication over $G F\left(2^{m}\right)$ is a basic operation frequently encountered in modern cryptographic systems such as the ECC and error control coding [1-3]. Moreover, multiplication over a finite field can be used further to perform other field operations, e.g., division, exponentiation, and inversion [4-6]. Multiplication over $G F\left(2^{m}\right)$ can be implemented on a general purpose machine, but it is expensive to use a general purpose machine to implement
cryptographic systems in cost-sensitive consumer products. Besides, a low-end microprocessor cannot meet the real-time requirement of different applications since word-length of these processors is too small compared with the order of typical finite fields used in cryptographic systems. Most of the real-time applications, therefore, need hardware implementation of finite field arithmetic operations for the benefits like low-cost and high-throughput rate.

The choice of basis to represent field elements, namely the polynomial basis, normal basis, triangular basis and RB has a major impact on the performance of the arithmetic circuits [7-9]. The multipliers based on $\mathrm{RB}[6,10]$ have gained significant attention in recent years due to their several advantages. Not only do they offer free squaring, as normal basis does, but also involve lower computational complexity and can be implemented in highly regular computing structures [13-14].

Several digit-level serial/parallel structures for RB multiplier over $G F\left(2^{m}\right)$ have been reported in the last years [13-14] after its introduction by Wu et al. [68]. An efficient serial/parallel multiplier using redundant representation has been presented in [70]. A bitserial word-parallel (BSWP) architecture for RB multiplier has been reported by Namin et. al [71]. Several other RB multipliers also have been developed by the same authors in [13-14] for reducing the complexity of implementation and for high-speed realization. We find that the hardware utilization efficiency and throughput of existing structures of [13-14] can be improved by efficient design of algorithm and architecture.

In this chapter, we aim at presenting efficient digit-level serial/parallel designs for highthroughput finite field multiplication over $G F\left(2^{m}\right)$ based on $R B$. We have proposed an efficient recursive decomposition scheme for digit-level RB multiplication, and based on that we have derived parallel algorithms for high throughput digit-serial multiplication. We have mapped the algorithm to three different high-speed architectures by mapping the parallel algorithm to a regular 2-dimensional SFG array, followed by suitable projection of SFG to 1-dimensional PSFG, and the choice of feed-forward cut-set to enhance the throughput rate. Our proposed digit-serial multipliers involve significantly less area-time-power complexities than the corresponding existing designs. FPGA has evolved as a mainstream dedicated computing platform. FPGAs however do not have abundant number of registers to be used in the multiplier. Therefore, we have modified the proposed algorithm and architecture
for reduction of register-complexity particularly for the implementation of RB multipliers on FPGA platform. Apart from these we also present a low critical-path digit-serial RB multiplier for very high throughput applications.

The rest of this chapter is organized as follows: The proposed algorithm for finite field RB multiplication over $G F\left(2^{m}\right)$ is presented in Section 5.2. The proposed structures for high-throughput digit-serial realization of the multiplications are derived from the proposed algorithm in Section 5.3. In Section 5.4, we have discussed the estimation of hardware and time complexities along with the comparative performance of proposed designs over the recent competing designs. Conclusions are presented in Section 5.5.

### 5.2 MATHEMATICAL FORMULATION

### 5.2.1 Brief review of existing digit-serial RB multiplier

Assuming $x$ to be a primitive $n$th root of unity, elements in finite field $G F\left(2^{m}\right)$ can be represented in the form:

$$
\begin{equation*}
A=a_{0}+a_{1} x+a_{2} x^{2}+\cdots+a_{n-1} x^{n-1} \tag{5.1}
\end{equation*}
$$

where $a_{i} \in G F(2)$, for $0 \leq i \leq n-1$, such that the set $\left\{1, x, x^{2}, \ldots, x^{n-1}\right\}$ is defined as the RB for finite field elements, where $n$ is a positive integer not less than $m$ [68], [70].

For a finite field $G F\left(2^{m}\right)$, when $(m+1)$ is prime and 2 is a primitive root modulo $(m+1)$, there exists a type I ONB [68], where $x$ is an element of $G F\left(2^{m}\right)$, and $n=m+1$.

Let $A, B \in G F\left(2^{m}\right)$ be expressed in RB representation as

$$
\begin{align*}
& A=\sum_{i=0}^{n-1} a_{i} x^{i}  \tag{5.2}\\
& B=\sum_{i=0}^{n-1} b_{i} x^{i} \tag{5.3}
\end{align*}
$$

where $a_{i}, b_{i} \in G F(2)$. Let $C$ be the product of $A$ and $B$, which can be expressed as following equations

$$
\begin{align*}
C & =A \cdot B=\sum_{i=0}^{n-1}\left(x^{i} b_{i}\right) \cdot A \\
& =\sum_{i=0}^{n-1}\left(\sum_{j=0}^{n-1} b_{i} x^{(i+j)}\right) a_{j} \\
& =\sum_{j=0}^{n-1}\left(\sum_{i=0}^{n-1} b_{(i-j)_{n}} x^{i}\right) a_{j}  \tag{5.4}\\
& =\sum_{i=0}^{n-1}\left(\sum_{j=0}^{n-1} b_{(i-j)_{n}} a_{j}\right) x^{i}
\end{align*}
$$

where $(i-j)_{n}$ denotes modulo $n$ reduction. Define $C=\sum_{i=0}^{n-1} c_{i} x^{i}$, where $c_{i} \in G F(2)$, we have

$$
\begin{equation*}
c_{i}=\sum_{i=0}^{n-1} b_{(i-j)_{n}} a_{j} . \tag{5.5}
\end{equation*}
$$

In the recently proposed RB multipliers of [13] and [14], both operands $A$ and $B$ are decomposed into a number of blocks to achieve digit-serial multiplication, and after that the partial products corresponding to these blocks are added together to obtain the desired product word. The existing digit-serial RB multiplication algorithm is stated as follows:

Existing Algorithm Existing digit-serial multiplication algorithm [13] and [14]

Inputs: $A=(\underbrace{a_{0} \ldots a_{w-1}}_{A_{0}^{\prime}} \underbrace{a_{w} \ldots a_{2 w-1}}_{A_{1}^{\prime}} \ldots \underbrace{a_{(t-1) w} \ldots a_{n-1}}_{A_{t-1}^{\prime}})$
$=\left(A_{0}^{\prime}, \ldots, A_{t-1}^{\prime}\right)$,
and $B=\underbrace{b_{0} \ldots b_{w-1}}_{B_{0}^{\prime}} \underbrace{b_{w} \ldots b_{2 w-1}}_{B_{1}^{\prime}} \cdots \underbrace{b_{(t-1) w} \ldots b_{n-1}}_{B_{t-1}^{\prime}}$
$=\left(B_{0}^{\prime}, \ldots, B_{t-1}^{\prime}\right)$
are two RB representation elements, for $t=\lceil n / w\rceil$.
Output: $C=A \cdot B=\left(c_{0}, \ldots, c_{n-1}\right)$

1. Initialization: $t=\lceil n / w\rceil, r_{e, i}^{(-1)}=0$ for $e=0, \ldots, t-1$ and $i=0, \ldots, n-1$
2. For all values of $i=0,1,2, \ldots, n-1$, compute
3. For all values of $e=0,1,2, \ldots, t-1$, compute
4. For $g=0$ to $w-1$, compute
5. $r_{e, i}^{(g)}=r_{e, i}^{(g-1)}+a_{e w+g} b_{(i-e w-g) n}$
6. End For
7. End For
8. $c_{i}=\sum_{e=0}^{t-1} r_{e, i}^{(w-1)}$
9. End For

Step 5 of existing algorithm refers to the computation of digit-wise partial products for the digit-serial multiplication where operands $A$ and $B$ are decomposed into a number of digits, and step 8 refers to the addition of those partial products to compute the product word.

Although the existing algorithm of [13] and [14] is the most efficient one out of all reported algorithms for digit-serial multiplication, we find that the hardware utilization efficiency and throughput of existing structures of [13]-[14] could be improved further by efficient design of algorithm and architecture. Particularly, due to its larger number of digit-wise partial products (step 5), and extra time for addition of those partial products (step 8), which not only increases the ACT to perform the multiplication but also involves extra hardware resources for storage and addition of larger number of partial products.

### 5.2.2 Proposed digit-serial RB multiplication algorithm

Alternatively, we can write (5.5) into a bit-level matrix-vector form as the following steps:

$$
\left[\begin{array}{c}
c_{0}  \tag{5.6}\\
c_{1} \\
\vdots \\
c_{n-1}
\end{array}\right]=\left[\begin{array}{cccc}
b_{0} & b_{n-1} & \cdots & b_{1} \\
b_{1} & b_{0} & \cdots & b_{2} \\
\vdots & \vdots & \ddots & \vdots \\
b_{n-1} & b_{n-2} & \cdots & b_{0}
\end{array}\right]\left[\begin{array}{c}
a_{0} \\
a_{1} \\
\vdots \\
a_{n-1}
\end{array}\right] .
$$

Looking at the structure of bit matrix in (5.6), we can define $n$ bit-shifted (reduced) forms of operand $B$ as follows

$$
\begin{align*}
& B^{0}=\sum_{i=0}^{n-1} b_{i}^{0} x^{i}=b_{0}+b_{1} x+\cdots+b_{n-1} x^{n-1} \\
& B^{1}=\sum_{i=0}^{n-1} b_{i}^{1} x^{i}=b_{n-1}+b_{0} x+\cdots+b_{n-2} x^{n-1}  \tag{5.7}\\
& \cdots \quad \\
& \cdots \quad \cdots \\
& B^{n-1}=\sum_{i=0}^{n-1} b_{i}^{n-1} x^{i}=b_{1}+b_{2} x+\cdots+b_{0} x^{n-1}
\end{align*}
$$

where

$$
\begin{align*}
& b_{0}^{i+1}=b_{n-1}^{i} \\
& b_{j}^{i+1}=b_{j-1}^{i}, \text { for } 1 \leq j \leq n-2 \tag{5.8}
\end{align*}
$$

The recursions on (5.8) can be extended further to have

$$
b_{j}^{i+s}= \begin{cases}b_{n-s+j}^{i}, & \text { for } 0 \leq j \leq s-1  \tag{5.9}\\ b_{j-s}^{i}, & \text { otherwise }\end{cases}
$$

where $1 \leq s \leq n-1$.
Let $Q$ and $P$ be two integers such that $n=Q P+r$, where $0 \leq r<P$. For simplicity of discussion, we assume ${ }^{1} r=0$, and decompose the input operand $A$ into $Q$ number of bit-vectors $A_{u}$ for $u=0,1, \cdots, Q-1$, as follows:

$$
\left.\begin{array}{l}
A_{0}=\left[\begin{array}{llll}
a_{0} & a_{Q} & \cdots & a_{n-Q}
\end{array}\right] \\
A_{1}=\left[\begin{array}{llll}
a_{1} & a_{Q+1} & \cdots & a_{n-Q+1}
\end{array}\right]  \tag{5.10}\\
\cdots \\
\cdots
\end{array}\right] \quad \cdots .
$$

[^1]Similarly, we can generate $Q$ number of shifted operand vectors $B_{u}$ for $u=0,1, \cdots, Q-1$, as follows:

$$
\left.\begin{array}{l}
B_{0}=\left[\begin{array}{lll}
B^{0} & B^{Q} \cdots & B^{n-Q}
\end{array}\right] \\
B_{1}=\left[\begin{array}{llll}
B^{1} & B^{Q+1} & \cdots & B^{n-Q+1}
\end{array}\right]  \tag{5.11}\\
\ldots
\end{array} \cdots \cdots \quad \cdots .\right] .
$$

The product $C=A B$ given by the bit-level matrix-vector product in (5.6) can be decomposed into $Q$ inner-products of vectors $A_{u}$ and $B_{u}$ for $u=0,1, \cdots, Q-1$ as:

$$
\begin{align*}
C & =A B=B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{Q-1} A_{Q-1}^{T} \\
& =\sum_{u=0}^{Q-1} B_{u} A_{u}^{T}=\sum_{u=0}^{Q-1} \overline{C_{u}} \tag{5.12}
\end{align*}
$$

where $\overline{C_{u}}$ denotes

$$
\begin{equation*}
\overline{C_{u}}=B_{u} A_{u}^{T} . \tag{5.13}
\end{equation*}
$$

Note that each $A_{u}$ for $u=0,1, \cdots, Q-1$ is a $P$-point bit-vector and each $B_{u}$ for $u=0,1, \cdots, Q-1$ is $P$ bit-shifted forms of operand $B$. From (5.12) and (5.13) we can find that the desired multiplication can be performed by $Q$ cycles of successive accumulation of $\overline{C_{u}}$ for $u=0,1, \cdots, Q-1$, while each $\overline{C_{u}}$ can be computed as $\overline{C_{u}}=\sum_{v=0}^{P-1} B^{u+v Q} a_{u+v Q}$. The proposed digit-serial multiplication algorithm based on (5.12) and (5.13) is described in Algorithm 5.1.

Algorithm 5.1 Proposed digit-serial multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements (in RB representation) in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B$

1. Initialization step
$1.1 D=0$
2. Multiplication step
2.1. for $u=0$ to $Q-1$
2.2. for $v=0$ to $P-1$
2.3. $D=D+B_{u} A_{u}^{T}$
2.4. end for
2.5 . end for
3. Final step
3.1. $C=D$
where step 2.3 refers to the digit-serial multiplication process. According to our proposed algorithm, we generate less number of partial products, and partial products are accumulated as soon as they are computed, which not only shortens the ACT, but also significantly reduces register and adder complexities of proposed structures over that of existing ones in [13] and [14].

### 5.3 DERIVATION OF PROPOSED HIGH-THROUGHPUT STRUCTURES FOR RB MULTIPLIERS

In this section, we derive the proposed multipliers from the SFG of the proposed Algorithm 5.1.

### 5.3.1 Proposed structure-I

According to (5.12) and (5.13), the RB multiplication can be represented by the 2-dimensional SFG (shown in Fig. 19) consisting of $Q$ parallel arrays, where each array consists of $(P-1)$ bit-shifting nodes (S node), $P$ multiplication nodes (M nodes) and ( $P-1$ ) addition nodes (A nodes). There are two types of S nodes (S-I node and S-II node). Function of S nodes is depicted in Fig. 19(b), where S-I node performs circular bit-shifting by one position and


Figure 19: Signal-flow graph (SFG) for parallel realization of RB multiplication over $G F\left(2^{m}\right)$ based on (12) and (13). (a) The proposed SFG. (b) Functional description of S node, where S-I node performs circular bit-shifting of one position and S-II node performs circular bitshifting by $Q$ positions. (c) Functional description of M node. (d) Functional description of A node.


Figure 20: Processor-space flow graph (PSFG) of digit-serial realization of finite field RB multiplication over $G F\left(2^{m}\right)$. (a) The proposed PSFG. (b) Functional description of addaccumulation (AA) node.

S-II node performs circular bit-shifting by $Q$ positions for the degree reduction requirement. Functions of M nodes and A nodes are depicted in Fig. 19(c) and 19(d), respectively. Each of the M nodes performs an AND operation of a bit of serial-input operand $A$ with bit-shifted form of operand $B$, while each of the A nodes performs an XOR operation. The final addition of the output of $Q$ arrays of Fig. 1 can be performed by bit-by-bit XOR of the operands in $(Q-1)$ number of A nodes as depicted in Fig. 19. The desired product word is obtained after the addition of $Q$ parallel output of the arrays.

For digit-serial realization of RB multiplier, the SFG of Fig. 19 can be projected along $j$-direction to obtain a PSFG as shown in Fig. 20, where $P$ input bits are loaded in parallel to multiplication nodes during each cycle period. The functions of nodes of PSFG are the same as those of corresponding nodes in the SFG of Fig. 19 except an extra add-accumulation (AA) node. The function of the AA node is, as described in Fig. 20(b), to execute the accumulation operation for $Q$ cycles to yield the desired result thereafter. For efficient realization of a digit-serial RB multiplier, we can perform feed-forward cut-set retiming in a


Figure 21: Cut-set retiming of PSFG of finite field RB multiplication over $G F\left(2^{m}\right)$, where " $D$ " denotes delay.
regular interval in the PSFG as shown in Fig. 21. As a result of cut-set retiming of the Fig. 21, the minimum duration of each clock period of PSFG is reduced to $\left(T_{A}+T_{X}\right)$.

The PSFG of Fig. 21, is mapped to the high-throughput digit-serial RB multiplier (shown in Fig. 22), referred to as proposed structure-I (PS-I). PS-I contains three modules, namely the bit-permutation module (BPM), partial product generation module (PPGM) and finite field accumulator module. The BPM of Fig. 22 performs rewiring of bits of operand $B$ to feed its output to $P$ partial product generation units (PPGU)s according to the S nodes of PSFG of Fig. 21, as shown in Fig. 22(b). The AND cell, XOR cell and register cell of PPGM perform the function of M node, A node and delay imposed by the retiming of PSFG of Fig. 21 , respectively. Structures and functions of AND cell, XOR cell and register cell are shown in Fig. 22(c), (d) and (e), respectively. The input operands are fed to PPGU in staggered manner to meet the timing requirement in systolic pipeline. The accumulator consists of $n$ parallel bit-level accumulation cells (as shown in Fig. 22(f)). The newly received input is then added with the previously accumulated result and the result is stored in the register cell to be used during the next cycle. The duration of minimum cycle period of the PS-I is $\left(T_{A}+T_{X}\right)$. The proposed digit-serial design gives the first output of desired product $(P+Q)$ cycles after the pair of operands are fed to the structure, while the successive output are produced at the interval of $Q$ cycles thereafter.


Figure 22: Proposed structure-I (PS-I) for RB multiplier, where "R" denotes a register cell. (a) Detailed structure of the RB multiplier. (b) Structure of the bit-permutation module (BPM). (c) Structure of the AND cell in the partial product generation module (PPGM).
(d) Structure of the XOR cell in the PPGM. (e) Structure of the register cell in the PPGM.
(f) Structure of the finite field accumulator.


Figure 23: PS-I for RB multiplier when $d=2$. (a) Proposed cut-set retiming of PSFG when $d=2$. (b) Detailed internal structure of merged regular PPGU. (c) Corresponding PS-I for the case $d=2$.

### 5.3.2 Modification of proposed structure-I

For any integer value of $P$, we can have $(P=k d+l)$, where $0 \leq l<d$ and $d<P$. Without loss of generality, for simplicity of discussion, we can assume $l=0$. The approach proposed here for $l=0$ however can be easily extended to the cases where $l \neq 0$. Define $0 \leq h \leq k-1$, and $0 \leq f \leq d-1$, such that (5.13) can be rewritten as

$$
\begin{equation*}
\overline{C_{u}}=\sum_{h=0}^{k-1} \sum_{f=0}^{d-1} B^{u+f h Q} a_{u+f h Q} \tag{5.14}
\end{equation*}
$$

Based on (5.14), we can modify the retiming of PSFG of Fig. 21 to derive suitable digit-level architecture for RB multiplier over $G F\left(2^{m}\right)$. For example, to obtain the proposed structure for $d=2$, a pair of S nodes, a pair of M nodes and a pair of A nodes of the PSFG of Fig. 21 can be merged to form a macro-node as shown within the dashed-lines in Fig. 23. Each of these macro-nodes can be implemented by a new PPGU to obtain a PPGM of $P / 2$ PPGUs. Accordingly, two regular PPGUs in the structure of Fig. 22 can be emerged into a new regular PPGU as shown in Fig. 23(b), which consists of two AND cells and two XOR cells (the first PPGU requires only one XOR cell). The functions of AND cell, XOR cell and register cell are the same as those described in Fig. 4. The critical path of the structure of Fig. 23(c) amounts to $\left(T_{A}+2 T_{X}\right)$. The first output of desired product is available from this structure after a latency of $(P / 2+Q)$ cycles, while the successive outputs are available thereafter in each $Q$ cycles of duration $\left(T_{A}+2 T_{X}\right)$. The technique used to derive the structure for $d=2$ may be extended for any value of $d$, to obtain a structure consisting of $(P / d)$ PPGUs.

The technique based on (5.14) can significantly reduce the register complexity of the proposed structure, since $P$ consecutive PPGUs of the PS-I can be merged together to form ( $k=P / d$ ) units to be processed concurrently. This strategy is quite useful for FPGA-based implementation since the value of $d$ can be chosen appropriately, such that the PSFG nodes selected to be processed in a cycle can be mapped to a basic unit of FPGA with low register complexity.

### 5.3.3 Proposed structure-II

We can further transform the PSFG of Fig. 21 to reduce the latency and hardware complexity of PS-I. To obtain the proposed structure, $(P-1)$ serially-connected A nodes of the PSFG of Fig. 21 are merged into a pipeline form of $(P-2)$ A nodes as shown within the dashed-box in Fig. 24(a). These pipelined A nodes can be implemented by a pipelined XOR tree, as shown in Fig. 24(b). Since all the AND cells can be processed in parallel, there is no need of using extra " 0 "s on the input path to meet the timing requirement in systolic pipeline. The critical path and throughput of PS-II are the same as those of PS-I. Similarly, PS-II can


Figure 24: Proposed structure-II (PS-II) for RB multiplier, where "R" denotes a register cell. (a) Modified PSFG. (b) Structure of RB multiplier.
be easily extended to larger values of $d$ to have low register-complexity structures to achieve lower hardware complexity implementation.


Figure 25: Novel cut-set retiming of PSFG and its corresponding structure: PS-III. (a) Cut-set retiming. (b) BPM and PPGM of PS-III.

### 5.3.4 Proposed structure-III

Since the S nodes of Fig. 21 perform only the bit-shifting operations they do not involve any time consumption. Therefore, we can introduce a novel cut-set retiming to reduce the critical-path further, as shown in Fig. 25(a). It can be observed that the cut-set retiming allows to perform the bit-addition and bit-multiplication concurrently, so that the criticalpath is reduced to $\max \left\{T_{A}, T_{X}\right\}=T_{X}$, i.e., the throughput of the design is increased. The proposed high-throughput structure (PS-III) of RB multiplier thus derived is shown in Fig. 25(b). It consists of $(P+1)$ PPGUs, and each PPGU consists of one AND cell, one XOR
cell and two register cells. The proposed structure yields the first output of desired result $(P+Q+1)$ cycles after the first input is fed to the structure, while the successive outputs are available in each $Q$ cycles.

### 5.4 AREA-TIME-POWER COMPLEXITIES

### 5.4.1 Complexities of PS-I, PS-II and PS-III

PS-I requires $P$ PPGUs, where each of the $(P-1)$ regular PPGUs consists of $n$ XOR gates and $n$ AND gates. The finite field accumulator requires $n$ XOR gates and $n$ bit-registers. The proposed design in total requires $P n$ XOR gates, $P n$ AND gates and $(P n+2 n)$ bitregisters. After a latency of $(P+Q)$ cycles, PS-I gives the desired output word in every $Q$ cycles of duration $\left(T_{A}+T_{X}\right)$.

PS-I for any value of $d$ consists of $(P / d)$ PPGUs. The complete structure of the multiplier thus requires $P n$ XOR gates, $P n$ AND gates and $(P n / d+2 n)$ bit-registers. The latency of the structure amounts to $(P / d+Q)$ cycles, where the duration of minimum cycle period is $\left\{T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}\right\}$.

PS-II has similar area-time complexities as those of PS-I except that it involves less registers and lower latency than the latter. In total, PS-II requires $(P n+n)$ registers and yields its first result after a latency of $\left(\log _{2} P+Q\right)$ cycles. For any value of $d$, PS-II requires $\{P n / d+n\}$ registers.

PS-III requires $(P+1)$ PPGUs, where each of the $(P-2)$ regular PPGUs consists of $n$ XOR gates, $n$ AND gates and $2 n$ bit-registers. The proposed design in total would require $P n$ XOR gates and $P n$ AND gates. Besides, it needs a total of $(2 P n+2 n)$ bit-registers. After a latency of $(P+Q+1)$ cycles, PS-III gives the desired output word in every $Q$ cycles of duration $T_{X}$.

Table 5: Comparison of area-time complexities of digit-serial RB multipliers

| Design | AND | XOR | Register | Latency | Critical-path | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $[68]$ | $P n$ | $P(n-1)$ | $n$ | $Q T_{c p}$ | $\gamma^{1}$ | $Q T_{c p}$ |
| $[70]$ | $P n$ | $P n$ | $2 n$ | $Q T_{c p}$ | $\gamma^{2}$ | $Q T_{c p}$ |
| $[71]$ | $P n$ | $P n+n$ | $n$ | $Q T_{c p}$ | $\gamma^{2}$ | $Q T_{c p}$ |
| $[13]$ | $P n$ | $(2 P-1) n$ | $(P+1) n$ | $Q T_{c p}+\left\lceil\log _{2} P\right\rceil T_{X}$ | $T_{A}+T_{X}$ | $\gamma^{3}$ |
| $[14]$ | $\gamma^{4}$ | $(2 P-1) n$ | $P n+\left\lceil\log _{2} Q\right\rceil$ | $Q T_{c p}+\left\lceil\log _{2} P\right\rceil T_{X}$ | $T_{A}+T_{X}$ | $\gamma^{3}$ |
| PS-I ${ }^{1}$ | $P n$ | $P n$ | $P n+2 n$ | $(P+Q) T_{c p}$ | $T_{A}+T_{X}$ | $Q T_{c p}$ |
| PS-II ${ }^{1}$ | $P n$ | $P n$ | $P n+n$ | $\left(\left\lceil\log _{2} P\right\rceil+Q\right) T_{c p}$ | $T_{A}+T_{X}$ | $Q T_{c p}$ |
| PS-I ${ }^{2}$ | $P n$ | $P n$ | $P n / d+2 n$ | $(P / d+Q) T_{c p}$ | $\gamma^{5}$ | $Q T_{c p}$ |
| PS-II ${ }^{2}$ | $P n$ | $P n$ | $P n / d+n$ | $\left(\left\lceil\log _{2} P\right\rceil+Q\right) T_{c p}$ | $\gamma^{5}$ | $Q T_{c p}$ |
| PS-III $^{P n}$ | $P n$ | $P n$ | $2 P n+2 n$ | $(P+Q+1) T_{c p}$ | $T_{X}$ | $Q T_{c p}$ |

$T_{c p}$ : Time duration of critical-path.
$d: d$ is the number of bits of operand $A$ fed to each PPGU during each cycle period.
${ }^{1}$ : refers to the structure with $d=1$.
${ }^{2}$ : refers to the structure with $1<d<P$.
$\gamma^{1}=T_{A}+\left\lceil\log _{2} n\right\rceil T_{X}$
$\gamma^{2}=T_{A}+\left\lceil\log _{2}(P+1)\right\rceil T_{X}$
$\gamma^{3}=Q T_{c p}+\left\lceil\log _{2} P\right\rceil T_{X}$
$\gamma^{4}=P n+\left\lceil\log _{2} Q\right\rceil$
$\gamma^{5}=T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}$

Table 6: Comparison of area-time complexities of different multipliers where there exist a type I ONB $(n=m+1)$

| Design | AND | XOR | Register | Latency | CP | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| [69]ONBI | $P(2 m-1)$ | $P(2 m-2)$ | $2 m$ | $Q T_{c p}$ | $\tau^{1}$ | $Q T_{c p}$ |
| [74]ONBI | Pm | $P(2 m-2)$ | $2 m$ | $Q T_{c p}$ | $\tau^{1}$ | $Q T_{c p}$ |
| [75] $\mathrm{ONBI}^{0}$ | $P m / 2+m / 2$ | $\tau^{2}$ | $2 m$ | $Q T_{\text {cp }}$ | $\tau^{1}$ | $Q T_{c p}$ |
| [75] $\mathrm{ONBI}^{1}$ | $P m-P+m$ | $\tau^{3}$ | $2 m$ | $Q T_{c p}$ | $\tau^{1}$ | $Q T_{c p}$ |
| [77] $\mathrm{ONBI}^{2}$ | $\tau^{4}$ | $\tau^{5}$ | $3 m$ | $Q T_{c p}$ | $\tau^{6}$ | $Q T_{c p}$ |
| [76] $\mathrm{ONBI}^{3}$ | $\tau^{7}$ | $\tau^{3}$ | $3 m$ | $Q T_{c p}$ | $\tau^{8}$ | $Q T_{c p}$ |
| [77] $\mathrm{ONBI}^{4}$ | $P m+P$ | $2 P m+P$ | $3 m$ | $Q T_{\text {cp }}$ | $\tau^{9}$ | $Q T_{\text {cp }}$ |
| PS-I! | $P m+P$ | $P m+P$ | $(P+2)(m+1)$ | $(P+Q) T_{c p}$ | $\tau^{10}$ | $Q T_{c p}$ |
| PS-II! | $P m+P$ | $P m+P$ | $(P+1)(m+1)$ | $\left(\left\lceil\log _{2} P\right\rceil+Q\right) T_{c p}$ | $\tau^{10}$ | $Q T_{\text {cp }}$ |
| PS-I* | $P m+P$ | $P m+P$ | $\tau^{11}$ | $(P / d+Q) T_{c p}$ | $\tau^{12}$ | $Q T_{c p}$ |
| PS-II* | $P m+P$ | $P m+P$ | $\tau^{13}$ | $\left(\left\lceil\log _{2} P\right\rceil+Q\right) T_{c p}$ | $\tau^{12}$ | $Q T_{c p}$ |
| PS-III | $P m+P$ | $P m+P$ | $2(P+1)(m+1)$ | $(P+Q+1) T_{c p}$ | $T_{X}$ | $Q T_{\text {cp }}$ |

CP: Critical-path. $T_{c p}$ : Time duration of critical-path. ${ }^{0}$ : AND-efficient digit-serial (AEDS). ${ }^{1}$ : XOR-efficient digit-serial (XEDS). ${ }^{2}: \omega$-sequential multipliers with parallel output I ( $\omega$-SMPOI). ${ }^{3}: \omega$-sequential multipliers with parallel output II ( $\omega$-SMPOII). ${ }^{4}$ : Type I ONB structure.
$\tau^{1}=T_{A}+\left(1+\left\lceil\log _{2} m\right\rceil\right) T_{X} \quad \tau^{2}=1.5 P m-2 P+1.5 m-1 \quad \tau^{3}=P m+m+P-1 \quad \tau^{4}=$ $P m / 2+m+P+1 \quad \tau^{5}=3 P m / 2+m+P-1 \quad \tau^{6}=2 T_{A}+\left(3+\left\lceil\log _{2}(P-1)\right\rceil\right) T_{X} \quad \tau^{7}=$ $P m+m+P+1 \quad \tau^{11}=2 T_{A}+\left(3+\left\lceil\log _{2}(P-1)\right\rceil\right) T_{X} \quad \tau^{9}=T_{A}+\left(1+\left\lceil\log _{2} P+1\right\rceil\right) T_{X} \quad \tau^{10}=$ $T_{A}+T_{X} \quad \tau^{11}=P(m+1) / d+2(m+1) \quad \tau^{12}=T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X} \quad \tau^{13}=P(m+1) / d+m+1$ !: $d=1$, where $d$ is the number of bits of operand $A$ fed to each PPGU during each cycle period. *: Refers to $1<d<P$.

### 5.4.2 Comparison with existing digit-serial RB multipliers

The area-time complexities of proposed structures and existing structures of [13]-[14], [68], [70]-[71] for RB multiplier are listed in Table 5. For simplicity of discussion, we refer PS-I of Fig. 22 and PS-II of Fig. 24 as the case of $d=1$, respectively.

In [13] and [14], the authors have shown that their structures outperform the previous structures in [68], [70]-[71]. Therefore we compare the performance of proposed structures only with those of [13] and [14]. PS-I and PS-II (for $d=1$ ), not only involve less time complexity (shorter ACT), but also have less XOR gates than those of existing designs of [13] and [14]. PS-I and PS-II (for $1<d<P$ ) require less registers, at the cost of a small increase in critical-path. And PS-III has the lowest time-complexity among all the structures listed in Table 5.

### 5.4.3 Comparison with existing digit-serial multipliers having a type I ONB

The complexity of RB multiplier is almost the same as that of type I ONB [68]. The areatime complexities of the proposed multipliers and architectures of [69], [74]-[77] (for which there exists a type I ONB) are shown in Table 6. Note that these complexities are estimated by substituting $n$ for $m+1$, according to the definition in [68].

The authors in [13] and [14] have shown that their multipliers outperform the previously proposed structures in [69], [74]-[76]. Therefore we compare our proposed structures only with [13-14] and [77]. PS-I and PS-II not only require less number of logic gates and registers ( $P$ number less XOR gates and nearly $m$ number less registers), but also have shorter ACT compared to the structure in [77].

### 5.4.4 Comparison of synthesis results for FPGA implementation

We have used Altera Quartus II 12.0 and chosen Arria II GZ EP2AGZ225FF35C3 FPGA device to synthesize the proposed designs as well as the existing competing designs. The key synthesis results are obtained, in terms of area, maximum frequency and power consumption with respect to various $P, Q$ and $d$. The number of adaptive look-up table (ALUT) is taken


Figure 26: Comparisons of key metrics of various structures for $n=268$. (a) Comparisons of area-complexity (number of ALUT). (b) Comparisons of maximum frequency (MHz). (c) Comparisons of power consumption (mW).

(c)

Figure 27: Comparisons of area-delay-power complexities of various structures for $n=268$ (delay refers to the ACT of a structure. Area, delay and power are measured in number of ALUT, $10^{-4} \mathrm{~S}$ and mW , respectively). (a) Comparisons of area-delay product (ADP). (b) Comparisons of power-delay product (PDP). (c) Comparisons of area-delay-power product (ADPP).
as the area measure. For fair estimation, we have used the same input data and the same clock frequency $(100 \mathrm{MHz})$ to obtain the synthesis results using Quartus II PowerPlay Power Analyzer. The metrics, i.e., area, maximum usable clock frequency and power consumption of various structures estimated from the synthesis results are shown in Fig. 26. We have also estimated the ADP, PDP and ADPP of proposed and existing structures from the synthesis results as shown in Fig. 27, where the delay refers to the ACT estimated from the minimum data arrival time.

For a detailed comparison, we have listed the synthesis results (area, delay, power, ADP, PDP and ADPP) of proposed designs (PS-I/PS-II and PS-III) along with the best of the existing designs of $[13] /[14]$ in Table 7 , for $\{P=32, Q=9$, and $d=8\},\{P=16, Q=17$, and $d=4\}$, and $\{P=8, Q=34$, and $d=2\}$, respectively.

It can be seen that for FPGA implementation, the proposed structures (except PS-III) outperform the existing designs. As shown in Figs. 26, 27 and Table 7, PS-I can provide a saving of upto $94 \%$ of ADP and ADPP and $65 \%$ of PDP over the existing design of [13], for $\{P=32, Q=9$, and $d=8\}$. Besides, as shown in Fig. 27 and Table 7, as the value of $d$ increases, the ADP of proposed structures decreases. It is worth noting that the ALUT of Altera FPGA devices can be mapped to logic function involving multiple Boolean operations, so that the number of synthesized ALUT decreases as $d$ increases. This feature also explains why the ADP of PS-III is worse than others.

### 5.4.5 Comparison of synthesis results for ASIC implementation

We have also synthesized the proposed structures and the existing structures using Synopsys Design Compiler by North Carolina State University's 45 nm FreePDK [15] to obtain the area, time and power complexities of the designs. Using those synthesis results, we have plotted the area, delay and power consumption (at 1 GHz ) in Fig. 28, and we have calculated the ADP, PDP and ADPP of the designs (shown in Fig. 29).

As shown in Figs. 28 and 29, proposed structures outperform the existing designs. Basic structures of PS-I and PS-II $(d=1)$ have the lowest ADP and PDP among all these structures. As $d$ increases, the ADP and PDP of proposed structures also increase a little

Table 7: Area-time-power complexities comparison of various multipliers based on FPGA implementation

| Design | Area ${ }^{1}$ | Delay ${ }^{1,2}$ | Power ${ }^{1}$ | ADP | PDP | ADPP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\{P=32, Q=9$, and $d=8\}$ |  |  |  |  |  |  |
| [13] | 19637 | 3.7 | 989 | 7.3 | 3660 | 7222 |
| PS-I | 2966 | 1.42 | 902 | 0.42 | 1281 | 379 |
| PS-III | 34701 | 1.98 | 1069 | 6.87 | 2117 | 7345 |
| $\{P=16, Q=17$, and $d=4\}$ |  |  |  |  |  |  |
| [13] | 9953 | 4.72 | 943 | 4.7 | 4453 | 4434 |
| PS-I | 2959 | 2.97 | 898 | 0.88 | 2669 | 791 |
| PS-III | 17485 | 3.31 | 977 | 5.79 | 3234 | 5658 |
| $\{P=8, Q=34$, and $d=2\}$ |  |  |  |  |  |  |
| [14] | 5111 | 7.09 | 916 | 3.64 | 6496 | 3335 |
| PS-II | 2421 | 6.69 | 900 | 1.62 | 6021 | 1458 |
| PS-III | 8877 | 6.33 | 934 | 5.62 | 5910 | 5247 |

${ }^{1}$ : Area, delay and power are measured in number of ALUT, $10^{-4} \mathrm{~S}$ and mW , respectively.
${ }^{2}$ : Delay refers to the ACT of a structure.


Figure 28: Comparisons of key metrics of various structures for $n=268$. (a) Comparisons of area-complexity $\left(\mu m^{2}\right)$. (b) Comparisons of delay (ns). (c) Comparisons of power consumption (mW).


Figure 29: Comparisons of area-delay-power complexities of various structures for $n=268$ (delay refers to the ACT of a structure. Area, delay and power are measured in $\mu m^{2}$, ns and $\mathrm{mW} / \mathrm{GHz}$, respectively). (a) Comparisons of area-delay product (ADP). (b) Comparisons of power-delay product (PDP). (c) Comparisons of area-delay-power product (ADPP).
while the ADPP decreases, so that the ADP and the PDP of PS-II are the lowest among all the structures for the case of $\{P=32, Q=9$, and $d=1\}$, while the ADPP of PS-II is the lowest for the case of $\{P=32, Q=9$, and $d=8\}$. For a detailed comparison, synthesis results in terms of area-delay-power complexities of proposed designs of PS-II, and PS-III; and the best of the existing designs [14] are listed in Table 8 for the case of $\{P=32, Q=9$, and $d=8\},\{P=16, Q=17$, and $d=4\}$, and $\{P=8, Q=34$, and $d=2\}$, respectively. As shown in Figs. 28 and 29 and Table 8, especially for the case of $\{P=32, Q=9$, and $d=8\}$, PS-II can save at most $18 \% \mathrm{ADP}, 17.8 \% \mathrm{PDP}$ and $60 \% \mathrm{ADPP}$ over the existing design of [14], as shown in Fig. 29 and Table 8. Moreover, as shown in Table 8, PS-III of Fig. 25 has the lowest time complexity among all the structures.

### 5.4.6 Design selection

From Figs. 26, 27, 28 and 29, we find that PS-I and PS-II outperform the other structures in both FPGA and ASIC platforms in terms of area, time and power complexities. Besides, because of their low area-time-power complexities and high throughput rate, PS-I and PS-II can be used in various real time applications. Especially for FPGA implementation, it is suggested to use either PS-I/II (for $1<d<P$ ) based on the area constraint and speed requirement of applications. For ASIC implementation, PS-I and PS-II of Figs. 22 and 24 or PS-III of Fig. 25 are preferred for their efficiency in area-time-power complexities. For applications requiring highest throughput, PS-III of Fig. 25 is the best choice. In summary, we can choose different structures according to the requirements of different application environments.

### 5.5 CONCLUSION

We have proposed a novel recursive decomposition algorithm for RB multiplication to derive high-throughput digit-serial multipliers. By suitable projection of SFG of proposed algorithm and identifying suitable cut-sets for feed-forward cut-set retiming, three novel

Table 8: Area-time-power complexities comparison of various multipliers based on ASIC implementation

| Design | Area ${ }^{1}$ | Delay ${ }^{1,2}$ | Power ${ }^{1}$ | ADP | PDP | ADPP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\{P=32, Q=9$, and $d=8\}$ |  |  |  |  |  |  |
| [14] | 185957 | 2.7 | 56.3 | 499852 | 151.3 | 28135 |
| PS-II | 90567 | 4.5 | 27.4 | 410814 | 124.3 | 11262 |
| PS-III | 197746 | 1.9 | 59.9 | 373742 | 113.1 | 22371 |
| $\{P=16, Q=17$, and $d=4\}$ |  |  |  |  |  |  |
| [14] | 91407 | 4.6 | 28.1 | 422299 | 130.0 | 11884 |
| PS-II | 49676 | 7.1 | 15.3 | 354689 | 109.2 | 5815 |
| PS-III | 100631 | 3.6 | 31.0 | 359251 | 110.6 | 11130 |
| $\{P=8, Q=34$, and $d=2\}$ |  |  |  |  |  |  |
| [14] | 44136 | 8.8 | 13.9 | 389283 | 122.9 | 5423 |
| PS-II | 29231 | 11.4 | 9.2 | 333932 | 105.4 | 3081 |
| PS-III | 52072 | 7.1 | 16.4 | 371796 | 117.3 | 6111 |

${ }^{1}$ : area, delay and power are measured in $\mu m^{2}$, ns and $\mathrm{mW}(1 \mathrm{GHz})$, respectively.
${ }^{2}$ : delay refers to the ACT of a structure.
high-throughput digit-serial RB multipliers are derived to achieve significantly less area-time-power complexities than the existing ones. Moreover, efficient structures with low register-count have been derived for area-constrained implementation; and particularly for implementation in FPGA platform where registers are not abundant. The results of synthesis show that proposed structures can achieve saving of up to $94 \%$ and $60 \%$, respectively, of ADPP for FPGA and ASIC implementation, respectively, over the best of the existing designs. The proposed structures have different area-time-power trade-off behavior. Therefore, one out of the three proposed structures can be chosen depending on the requirement of the application environments.

### 6.0 SINGLE AND HYBRID ARCHITECTURES FOR MULTIPLICATION OVER FINITE FIELD $G F\left(2^{M}\right)$ BASED ON REORDERED NORMAL BASIS

In this chapter, efficient bit- and digit-level algorithms for computing multiplication over $G F\left(2^{m}\right)$ based on RNB are presented. Novel high-throughput low-complexity architectures are presented based on these proposed algorithms. First of all, high-throughput bit- and digit-parallel multipliers are presented. To have an optimal balanced trade-off between area and time complexities, novel digit-serial architectures for RNB multiplication is proposed then. Finally, for the first time, a novel hybrid architecture for parallel/serial realization of finite field multiplication based on RNB is introduced. The main advantage of the novel hybrid architecture is that it offers flexible choices of throughput of parallel/serial realization of RNB multiplication while meantime it involves little hardware overhead. This feature would be a major advantage for implementing multiplication in modern/emerging reconfigurable cryptographic systems. Both theoretical comparison and practical simulation results from FPGA and ASIC realization are presented. It is shown that the proposed multipliers have significantly lower area-time-power complexity than the corresponding existing designs. Specifically, FPGA realization of the novel hybrid multiplier is detailed presented to confirm its efficiency in FPGA based reconfigurable cryptographic platforms.

### 6.1 INTRODUCTION

Finite field multiplication over $G F\left(2^{m}\right)$ is widely used in modern/emerging cryptographic systems such as ECC [1]-[3]. Due to the essential requirements of real time applications like high-throughput, low-cost and small-size, area-time-power-efficient hardware design for
field multiplication is therefore quite critical. In general, there are three bases of representation, e.g., dual basis, normal basis, and polynomial basis representations of the element of $G F\left(2^{m}\right)$ [4]-[9]. Meanwhile, modern cryptographic systems usually involve a number of arithmetic operations such as the multiplication, squaring and so on. It is worthy mentioning that normal basis multipliers have no hardware cost in squaring operations (only involve bits-shifting), more and more cryptographic circuits designs prefer to use the normal basis multipliers compared with the multipliers based on the other two bases [10]-[12].

There are two special classes of normal basis for which the complexity of multiplication can be minimized, namely the ONB type I and II. ONB Type II has been widely used for various cryptographic system designs. RNB is a version of ONB type II which has been proposed in [74] for efficient multiplication implementation. Later, efficient multipliers are suggested in [68] and [70] based on this basis. Very recently, two high-speed architectures for multiplication using RNB are proposed in [79].

Basically, there are three types of design styles for finite field multiplications, namely the fully-serial, fully-parallel and digit-serial. Fully-serial architecture usually suffers lowthroughput and it is not frequently used. While the fully-parallel architecture has advantage like high-throughput at the cost of large area-complexity. Digit-serial architecture is widely used in many real-time cryptographic systems due to its tradeoff in area-time complexities between fully-serial and fully-parallel designs.

As technology advances, e.g., more and more gates can be fabricated in one single chip, fully-parallel realization of finite field multiplication is becoming more and more popular in many cryptographic systems due to its high-throughput capability. Therefore, highthroughput low-complexity implementation of finite field multiplier is indeed in demanding. On the other hand, emerging computing systems such as the reconfigurable cryptographic systems, require field multipliers have the ability to provide flexible input/output throughput choices to meet various real-time application requirements. While the traditional design only focusses on single style multiplier designing. Thus, designing a multiplier has multiple throughput choices with small hardware overhead would be a real challenge.

In this chapter, we present efficient bit- and digit-level algorithms for multiplication over $G F\left(2^{m}\right)$ based on RNB. Efficient bit- and digit-parallel (BP and DP) multipliers are
proposed first. Then, novel digit-serial (DS) multipliers are introduced to achieve optimal tradeoff between area-time complexities. Most importantly, a novel hybrid architecture for parallel/serial realization of RNB multiplication is proposed. To the best of the authors' knowledge, this is the first hybrid RNB multiplier which provides flexible choices of throughput for parallel/serial realization ever reported. The proposed hybrid multiplier also involves little hardware overhead when compared with BP multiplier. Based on its characteristics, the proposed hybrid multiplier can be used in applications such as reconfigurable cryptographic systems. To get the actual implementation results, we have used VHDL to synthesize these architectures in both FPGA and ASIC platforms for different digit sizes.

The organization of this chapter is as follows: in Section 6.2, we briefly review preliminaries of multiplication in RNB over $G F\left(2^{m}\right)$. In Section 6.3, efficient algorithms for bitand digit-level realization of RNB multiplication are proposed. In Section 6.4, we present high-throughput low-complexity DS RNB multipliers. Then, we have presented a highly efficient hybrid architecture for RNB multiplication in Section 6.5, which can offer multiple throughput choices. Performance and comparison of the proposed and existing multipliers are presented in Section 6.6. And conclusion of this paper is given in Section 6.7.

### 6.2 PRELIMINARIES

RNB is a reordered version of an ONB type II and it is proposed firstly in [74] by Gao and Vanstone, and then it is used in efficient realization of multipliers in [78] and [70].

Define function $s[i]$ as follows, for $1 \leq i \leq m$ [10]-[11]:

$$
s[i]=\left\{\begin{array}{c}
i \bmod 2 m+1  \tag{6.1}\\
(\text { if } 0 \leq i \bmod 2 m+1 \leq m) \\
2 m+1-i \bmod 2 m+1 \\
(\text { if } m \leq i \bmod 2 m+1 \leq 2 m)
\end{array}\right.
$$

Then let $A, B$ and the product $C$ be $A, B, C \in G F\left(2^{m}\right)$. The RNB $\left\{x_{1}, x_{2}, \ldots, x_{m}\right\}$ be used to represent the field elements, so that $A, B, C$ can be presented as the following
steps (all these following equations can be written in a algorithm standard form for easy understanding and access):

$$
\begin{equation*}
A=\sum_{i=1}^{m} a_{i} x_{i}, \quad B=\sum_{i=1}^{m} b_{i} x_{i}, C=\sum_{i=1}^{m} c_{i} x_{i}, \tag{6.2}
\end{equation*}
$$

where $a_{i}, b_{i}, c_{i} \in\{0,1\}$, for $1 \leq i \leq m$.
Then, we can have [11]

$$
\begin{equation*}
c_{i}=\sum_{j=1}^{m} a_{j} b_{s[i+j]}+\sum_{j=1}^{m} a_{j} b_{s[j-i]} \tag{6.3}
\end{equation*}
$$

for $i, j \in\{1,2, \ldots, m\}$, and $b_{0}$ is defined as 0 .

### 6.3 PROPOSED BIT- AND DIGIT-PARALLEL RNB MULTIPLIERS

### 6.3.1 Proposed bit-parallel (BP) RNB multiplication algorithm

First of all, we can rewrite (6.3) into another matrix-vector form as shown in the following steps

$$
\begin{align*}
{\left[\begin{array}{c}
c_{1} \\
\vdots \\
c_{m}
\end{array}\right] } & =\left[\begin{array}{ccc}
b_{s[2]} & \cdots & b_{s[m+1]} \\
\vdots & \ddots & \vdots \\
b_{s[m+1]} & \cdots & b_{s[2 m]}
\end{array}\right]\left[\begin{array}{c}
a_{1} \\
\vdots \\
a_{m}
\end{array}\right]  \tag{6.4}\\
& +\left[\begin{array}{ccc}
b_{s[0]} & \cdots & b_{s[m-1]} \\
\vdots & \ddots & \vdots \\
b_{s[1-m]} & \cdots & b_{s[0]}
\end{array}\right]\left[\begin{array}{c}
a_{1} \\
\vdots \\
a_{m}
\end{array}\right]
\end{align*}
$$

Then, according to (6.1), (6.4) can be expressed as another matrix-vector multiplication form:

$$
\begin{align*}
{\left[\begin{array}{c}
c_{1} \\
c_{2} \\
\vdots \\
c_{m}
\end{array}\right]=} & {\left[\begin{array}{cccc}
b_{2} & b_{3} & \cdots & b_{m} \\
b_{3} & b_{4} & \cdots & b_{m-1} \\
\vdots & \vdots & \ddots & \vdots \\
b_{m} & b_{m-1} & \cdots & b_{1}
\end{array}\right]\left[\begin{array}{c}
a_{1} \\
a_{2} \\
\vdots \\
a_{m}
\end{array}\right]+} \\
& {\left[\begin{array}{cccc}
b_{0} & b_{1} & \cdots & b_{m-1} \\
b_{1} & b_{0} & \cdots & b_{m-2} \\
b_{2} & b_{1} & \cdots & b_{m-3} \\
\vdots & \vdots & \ddots & \vdots \\
b_{m-1} & b_{m-2} & \cdots & b_{0}
\end{array}\right]\left[\begin{array}{c}
a_{1} \\
a_{2} \\
\vdots \\
a_{m}
\end{array}\right] } \tag{6.5}
\end{align*}
$$

Moreover, we can also express second matrix of (6.5) into the form as

$$
\begin{align*}
{\left[\begin{array}{c}
c_{1} \\
c_{2} \\
\vdots \\
c_{m}
\end{array}\right]=} & {\left[\begin{array}{cccc}
b_{2} & b_{3} & \cdots & b_{m} \\
b_{3} & b_{4} & \cdots & b_{m-1} \\
\vdots & \vdots & \ddots & \vdots \\
b_{m} & b_{m-1} & \cdots & b_{1}
\end{array}\right]\left[\begin{array}{c}
a_{1} \\
a_{2} \\
\vdots \\
a_{m}
\end{array}\right]+}  \tag{6.6}\\
& {\left[\begin{array}{cccc}
b_{m-1} & b_{m-2} & \cdots & b_{0} \\
b_{m-2} & b_{m-3} & \cdots & b_{1} \\
\vdots & \vdots & \ddots & \vdots \\
b_{0} & b_{1} & \cdots & b_{m-1}
\end{array}\right]\left[\begin{array}{c}
a_{m} \\
a_{m-1} \\
\vdots \\
a_{1}
\end{array}\right] }
\end{align*}
$$

The equation (6.6) can be seen as the addition of two matrix-vector multiplications, and can be rewritten as one matrix-vector multiplication if we add some additional bits.

Here we define $\left\{c_{m+1}, c_{m+2}, \ldots, c_{2 m}, c_{2 m+1}\right\}$ and $\left\{a_{m+1}\right\}$ as additional bits, such that we can have the equation in Fig. 30, where the bits in the dashed boxes are extra bits

$$
\left[\begin{array}{c}
c_{1} \\
c_{2} \\
c_{3} \\
\vdots \\
c_{m} \\
\hdashline c_{m+1} \\
\vdots \\
c_{2 m} \\
c_{2 m+1}
\end{array}\right]=\left[\begin{array}{ccccccccc:c}
b_{2} & b_{3} & \cdots & b_{m} & b_{m} & b_{m-1} & \cdots & b_{1} & b_{0} & b_{1} \\
b_{3} & b_{4} & \cdots & b_{m} & b_{m-1} & b_{m-2} & \cdots & b_{0} & b_{1} & b_{2} \\
b_{4} & b_{5} & \cdots & b_{m-1} & b_{m-2} & b_{m-3} & \cdots & b_{1} & b_{2} & b_{3} \\
\vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots \\
b_{m} & b_{m-1} & \cdots & b_{2} & b_{1} & b_{0} & \cdots & b_{m-} & b_{m-1} & b_{m} \\
\hdashline b_{m-1} & b_{m-2} & \cdots & b_{1} & b_{0} & b_{1} & \cdots & b_{m-1} & b_{m} & b_{m} \\
\vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots \\
b_{2} & b_{1} & \cdots & b_{m-3} & b_{m-2} & b_{m-1} & \cdots & b_{1} & b_{0} & b_{1} \\
b_{1} & b_{2} & \cdots & b_{m-2} & b_{m-1} & b_{m} & \cdots & b_{2} & b_{1} & b_{0}
\end{array}\right]
$$

Figure 30: Extended expression of equation (6.6), where the bits in the dashed box are extra added bits.
added to meet the multiplication requirement (these bits are filled to meet multiplication requirement, but they won't be really used in real structure implementation), where

$$
\begin{align*}
& a_{m+1}=0 \\
& c_{m+1}=b_{m-1} a_{1}+\cdots+b_{1} a_{m}+\cdots+b_{m} a_{m+1} \\
& \cdots \cdots \cdots  \tag{6.7}\\
& c_{2 m}=b_{2} a_{1}+\cdots+b_{m-1} a_{m}+\cdots+b_{0} a_{m+1} \\
& c_{2 m+1}=b_{1} a_{1}+\cdots+b_{m} a_{m}+\cdots+b_{1} a_{m+1}
\end{align*}
$$

Define $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ as extended RNB, and then according to the equation in Fig. 30 we can also define as followings

$$
\begin{align*}
& \bar{C}=\sum_{i=1}^{2 m+1} c_{i} x^{i}=c_{1} x_{1}+\cdots c_{m+1} x_{m+1}+\cdots c_{2 m+1} x_{2 m+1} \\
& \bar{B}=\sum_{i=1}^{2 m+1} \bar{b}_{i} x^{i}=b_{1} x_{1}+\cdots b_{m} x_{m+1}+\cdots b_{0} x_{2 m+1}  \tag{6.8}\\
& \bar{A}=\sum_{i=1}^{2 m+1} \bar{a}_{i} x^{i}=a_{1} x_{1}+\cdots a_{m} x_{m+1}+\cdots a_{m+1} x_{2 m+1}
\end{align*}
$$

From (6.8), based on the expression of $\bar{B}$ and Fig. 30, we can also define as following equation steps:

$$
\begin{align*}
& \bar{B}^{1}=\sum_{i=1}^{2 m+1} \bar{b}_{i}^{1} x^{i} \\
= & b_{2} x_{1}+\cdots+b_{m-1} x_{m+1}+\cdots+b_{1} x_{2 m+1} \\
& \bar{B}^{2}=\sum_{i=1}^{2 m+1} \bar{b}_{i}^{2} x^{i} \\
= & b_{3} x_{1}+\cdots+b_{m-2} x_{m+1}+\cdots+b_{2} x_{2 m+1}  \tag{6.9}\\
& \cdots \cdots \\
& \bar{B}^{2 m}=\sum_{i=1}^{2 m+1} \bar{b}_{i}^{2 m} x^{i} \\
= & b_{0} x_{1}+\cdots+b_{m} x_{m+1}+\cdots+b_{1} x_{2 m+1}
\end{align*}
$$

where

$$
\begin{align*}
& \bar{b}_{2 m}^{i+1}=\bar{b}_{1}^{i} \\
& \bar{b}_{j}^{i+1}=\bar{b}_{j+1}^{i}, \text { for } 1 \leq j \leq 2 m-1 \tag{6.10}
\end{align*}
$$

The recursions on (6.10) can be extended further to have

$$
\bar{b}_{j}^{i+v}=\left\{\begin{array}{lr}
\bar{b}_{2 m-v+j}^{i}, & \text { for } 1 \leq j \leq v  \tag{6.11}\\
\bar{b}_{j+v}^{i}, & \text { otherwise }
\end{array}\right.
$$

where $1 \leq v \leq 2 m-1$, such that all $2 m+1$ bits of $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ are the same as $\bar{B}$ and can be obtained through bit-shifting operation from $\bar{B}$, respectively.

And from Fig. 30 we can have

$$
\begin{equation*}
\bar{C}=\sum_{i=1}^{2 m} \bar{B}^{i} \bar{a}_{i}=\bar{B}^{1} a_{1}+\bar{B}^{2} a_{2}+\cdots+\bar{B}^{2 m} a_{1} \tag{6.12}
\end{equation*}
$$

for $a_{m+1}=0$ as defined above, and this definition can be used in rest sections including subsections of this chapter.

Based on the above equations, similarly, we also can define as the following equation steps:

$$
\begin{align*}
& \bar{C}_{S}=\sum_{i=1}^{m} c_{i} x_{i}=c_{1} x_{1}+\cdots+c_{m} x_{m}=C \\
& \bar{B}_{S}^{1}=\sum_{i=1}^{m} \bar{b}_{S i}^{1} x_{i}=b_{2} x_{1}+\cdots+b_{m} x_{m} \\
& \bar{B}_{S}^{2}=\sum_{i=1}^{m} \bar{b}_{S i}^{2} x_{i}=b_{3} x_{1}+\cdots+b_{m-1} x_{m}  \tag{6.13}\\
& \quad \ldots \quad \ldots \\
& \bar{B}_{S}^{2 m}=\sum_{i=1}^{m} \bar{b}_{S i}^{2 m} x_{i}=b_{0} x_{1}+\cdots+b_{m-1} x_{m} \\
& \bar{A}_{S}=\sum_{i=1}^{m} a_{i} x_{i}=a_{1} x_{1}+\cdots+a_{m} x_{m}=A
\end{align*}
$$

where

$$
\begin{align*}
& \bar{b}_{S i}^{1}=\bar{b}_{i}^{1}, \quad \text { for } 1 \leq i \leq m \\
& \bar{b}_{S i}^{2}=\bar{b}_{i}^{2}, \quad \text { for } 1 \leq i \leq m \\
& \ldots \ldots \ldots  \tag{6.14}\\
& \bar{b}_{S i}^{2 m}=\bar{b}_{i}^{2 m}, \quad \text { for } 1 \leq i \leq m \\
& a_{i}=\bar{a}_{i}, \quad \text { for } 1 \leq i \leq m
\end{align*}
$$

that $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m}$ can be obtained through bit-selecting operation from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$, respectively. According to Fig. 30, the former RNB multiplication can be rewritten as

$$
\begin{align*}
& C=A B=\bar{C}_{S} \\
= & \sum_{i=1}^{m} \bar{B}_{S}^{i} a_{i}+\sum_{i=m+1}^{2 m} \bar{B}_{S}^{i} a_{2 m+1-i}  \tag{6.15}\\
= & \sum_{i=1}^{2 m} \bar{B}_{S}^{i} \bar{a}_{i}
\end{align*}
$$

The proposed BP multiplication scheme based on (6.15) is described in Algorithm 6.1.

Algorithm 6.1 Proposed BP multiplication algorithm


Figure 31: Proposed bit-parallel (BP) RNB multiplication architecture, where $\triangle$ stands for unit delay. (a) Proposed architecture. (b) Function of the first PE. (c) Function of the regular PE ( $\mathrm{PE}[2]$ to $\mathrm{PE}[2 m]$ ).

Inputs: $A$ and $B$ are the pair of elements (in RNB representation) in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B$

1. Initialization step
1.1 define extended RNB $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ to obtain $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}, \bar{A}$
2. Multiplication step
2.1. obtain $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m}$, from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ through bit-selecting operation
2.2. for $i=1$ to $2 m$
2.3. $C=\bar{C}_{S}=\sum_{i=1}^{2 m} \bar{B}_{S}^{i} \bar{a}_{i}$
2.4. end for

We can also rewrite (6.15) into another form as

$$
\begin{align*}
& C=A B=\bar{C}_{S} \\
& =\sum_{i=1}^{m} \bar{B}_{S}^{i} a_{i}+\sum_{i=m+1}^{2 m} \bar{B}_{S}^{i} a_{2 m+1-i} \\
& =\sum_{i=1}^{m}\left(\bar{B}_{S}^{i} a_{i}+\bar{B}_{S}^{i+m} a_{m+1-i}\right)  \tag{6.16}\\
& =\sum_{i=1}^{m}\left(\bar{B}_{S}^{i}+\bar{B}_{S}^{2 m-i+1}\right) a_{i}
\end{align*}
$$

Based on (6.16), we can have another BP algorithm as described in Modified Algorithm 6.1.

Modified Algorithm 6.1 Proposed BP multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements (in RNB representation) in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B$

1. Initialization step
1.1 define extended RNB $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ to obtain $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}, \bar{A}$
2. Multiplication step
2.1. obtain $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m}$, from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ through bit-selecting operation
2.2. for $i=1$ to $m$
2.3. $C=\bar{C}_{S}=\sum_{i=1}^{m}\left(\bar{B}_{S}^{i}+\bar{B}_{S}^{2 m-i+1}\right) a_{i}$
2.4. end for

### 6.3.2 Proposed BP architecture for RNB multiplier

The proposed architecture for BP multiplier based on Algorithm 6.1 is shown in Fig. 31. It consists of $2 m$ processing elements (PE)s along with a bit-permutation module (BPM). The BPM performs rewiring of bits (executed by bit rewiring cell) of operand $\bar{B}$ to feed its output to $2 m$ PEs according to Algorithm 6.1. Function of the first PE ( $\mathrm{PE}[1]$ ) is described in Fig. 31(b), while the function of regular PEs (PE[2] to $\mathrm{PE}[2 m]$ ) is depicted in Fig. 31(c). The bits of operand $\bar{A}$ are delayedfed to the individual PEs respectively to meet the datapath requirement. During each cycle, a regular PE performs an AND operation of a bit of operand $\bar{A}$ with the input polynomial $\bar{B}_{S}^{i}$ followed by bit-by-bit XOR of the result of AND operations with the complement of the accumulated result available to the PE from its left.

According to Modified Algorithm 6.1, we can have two kinds of modified architectures (the number of PEs in the structures is reduced), namely MBP-I and MBP-II, as shown


Figure 32: Proposed modified bit-parallel-I (MBP-I) RNB multiplication architecture, where $\triangle$ stands for unit delay. (a) Modified architecture. (b) Internal structure of parallel adder arrays.
later. First of all, we can have the modified bit-parallel-I (MBP-I) architecture based on Modified Algorithm 6.1 as shown in Fig. 32, where the number of PEs is reduced from $2 m$ to $m$ at the cost of extra parallel adder arrays in the BPM. To meet the data processing requirement, bits of operand $A$ fed to each PE have one more delay than that of Fig. 31. The detail design of parallel adder arrays is shown in Fig. 32(b), which consists of $m$ XOR cells and equal number of registers. Compare with Fig. 31, MBP-I structure of Fig. 32 has less area complexity since $m$ PEs are reduced. Thus, we choose MBP-I of Fig. 32 as one of our preferred designs.

The detailed designs of proposed MBP-II multiplier shown in Fig. 33, where the registers in parallel adder arrays are removed to reduce the area-complexity further at the cost of minor


Figure 33: Detailed design of proposed MBP-II multiplier, where "D" denotes a register cell and $\triangle$ stands for unit delay. (a) Design of proposed architecture. (b) Design of BPM. (c) Structure of the AND cell. (d) Structure of the XOR cell. (e) Structure of the register cell.
increase in critical-path. $(2 m+1)$ bits of operand $\bar{B}$ originally extended from $B$ are preloaded in $(2 m+1)$ bit-registers, and after that yields corresponding $2 m$ outputs to parallel adder arrays to produce $m$ outputs to PEs according to Modified Algorithm 6.1. A regular PE,
as shown in Fig. 33(a), consists of three cells: an AND cell, an XOR cell and a register cell. Structure and function of AND cell, XOR cell and register cell are shown in Fig. 33(c), (d) and (e), respectively. AND cell consists of $m$ AND gates working in parallel to perform the bit-multiplication operations of the input $a_{i}$ with the corresponding bit-shifted forms of operand $\bar{B}_{S}^{i}+\bar{B}_{S}^{2 m-i+1}$, for $1 \leq i \leq 2 m$. XOR cell consists of $m$ XOR gates to perform bit-by-bit XOR operations. The output of the XOR cell is then latched out to the next PE in the next clock cycle. The duration of minimum cycle period of the structure in Fig. 33 is $\left(T_{A}+2 T_{X}\right)$. The proposed bit-parallel design gives the first output of desired product $m$ cycles after the pair of operands are fed to the structure, while the successive outputs are produced in each cycle thereafter.

In real-time applications, MBP-I and -II can be chosen according to specific requirement, since MBP-I has advantage on critical-path, while MBP-II has merit on area-complexity. For simplicity of discussion, in the following sections, we all refer them as MBP, except in the comparison section.

### 6.3.3 Proposed digit-parallel (DP) architecture for RNB multiplier

Using the architectures of Fig. 33, we derive here the proposed digit-level parallel architecture for implementation of RNB multiplier over $G F\left(2^{m}\right)$, where bits of operand $A$ are fed digit-bydigit to the corresponding PEs of the architecture. Define $d$ as the parallel digit-size (number of bits of operand $A$ fed to each PE during each cycle period), to obtain the structure for $d=2$, a pair of PEs of the architecture of Fig. 33(a) can be merged to form a new PE as shown in Fig. 34(a) and (b). Likewise, the internal structure of merged PE (shown in Fig. $34(\mathrm{~d})$ ) is the merged form of two regular PE of bit-parallel architecture (shown in Fig. 34(c)), which consists of two AND cells, two XOR cells (the first PE requires only one XOR cell) and one register cell. The functions of AND cell, XOR cell and register cell are the same as those described in Fig. 34. The design detail of proposed digit-parallel RNB multiplier consisting of $m$ PEs is shown in Fig. 34(e). Two bits of operand $A$ are fed to the AND cell in parallel and the results are fed as inputs first to two parallel XOR cell. The partial result available from left is then added together with the outputs of two AND cells of PE


Figure 34: Proposed digit-parallel (DP) architecture for $d=2$. (a) Two regular PEs of Fig. 31. (b) Merged PE. (c) Internal structure of two regular PEs of Fig. 31. (d) Internal structure of merged PE. (e) Design detail of proposed RNB multiplier for $d=2$.
to generate the output to be latched out to next PE. The critical-path of the structure of Fig. 34(e) amounts to $\left(T_{A}+2 T_{X}\right)$. The first output of desired product is available from this architecture after a latency of $m$ cycles, while the successive outputs are available thereafter in each cycle of duration $\left(T_{A}+2 T_{X}\right)$. The technique used to derive the architecture for $d=2$ may be extended for any value of $d$, to obtain an architecture consisting of $(m / d)$ PEs.

The proposed DP realization strategy, on one hand, can result in reduction of the number of registers of the multiplier; on the other hand, can significantly enhance the efficiency of

FPGA implementation: the strategy is quite useful for FPGA-based implementation since value of $d$ can be chosen appropriately, such that the logic gates contained in a PE could be mapped to a basic unit of FPGA (on increase on critical path) to achieve low area-timecomplexities implementation (number of registers is reduced).

### 6.3.4 Proposed low-latency bit- and digit-parallel (LBP) (LDP) architectures for RNB multiplier

MBP architectures presented in Figs. 32 and 33 provides very high throughput and involves low area-time complexity. However, it has latency of $m$ cycles which could be too high for real-time applications, particularly when the order of the finite field $m$ is large. While in the DP architecture of Fig. 34, the latency in terms of the number of cycles is less, but the critical-path is relatively high. Keeping these in view, we derive here reduced latency high-throughput implementations of RNB multiplier.

For any value of $m$ where exists the ONB type II, let $Q$ and $P$ be two integers such that $m=Q P+r$, where $0 \leq r<P$. For simplicity of discussion, we can assume $r=0$ (and can append $(Q-r)$ number of zeros to the operands to satisfy $m=Q P$, when $r \neq 0)$ to have the following steps. We can first decompose extended input operand $A$ into $Q$ number of bit-vectors $A_{l}$ for $l=0,1, \ldots, Q-1$, as follows:

$$
\left.\begin{array}{l}
A_{0}=\left[\begin{array}{llll}
a_{1} & a_{Q+1} & \cdots & a_{m-Q+1}
\end{array}\right] \\
A_{1}=\left[\begin{array}{llll}
a_{2} & a_{Q+2} & \cdots & a_{m-Q+2}
\end{array}\right]  \tag{6.17}\\
\cdots
\end{array}\right]
$$

Define $\left(\bar{B}_{S}^{i}+\bar{B}_{S}^{2 m-i+1}\right)$ of (6.16) as $\bar{B}_{S\{M\}}^{i}$. Then similarly, we can generate $Q$ number of shifted operand vectors $B_{l}$ for $l=0,1, \cdots, Q-1$, as follows:

$$
\left.\left.\begin{array}{rl}
B_{0} & =\left[\bar{B}_{S\{M\}}^{1}\right. \\
\bar{B}_{S\{M\}}^{Q+1} & \cdots \tag{6.18}
\end{array} \bar{B}_{S\{M\}}^{m-Q+1}\right]\right] .
$$

Based on the above discussions, the product $C=A B$ can thus be rewritten as the following steps:

$$
\begin{align*}
& C=A B \\
= & B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{Q-1} A_{Q-1}^{T} \tag{6.19}
\end{align*}
$$

where

$$
\begin{align*}
& B_{0} A_{0}^{T}= \\
& \bar{B}_{S\{M\}}^{1} a_{1}+\bar{B}_{S\{M\}}^{Q+1} a_{Q+1} \cdots+\bar{B}_{S\{M\}}^{m-Q+1} a_{m-Q+1} \\
& B_{1} A_{1}^{T}= \\
& \bar{B}_{S\{M\}}^{2} a_{2}+\bar{B}_{S\{M\}}^{Q+2} a_{Q+2} \cdots+\bar{B}_{S\{M\}}^{m-Q+2} a_{m-Q+2}  \tag{6.20}\\
& \ldots \ldots \ldots \\
& B_{Q-1} A_{Q-1}^{T}= \\
& \bar{B}_{S\{M\}}^{Q} a_{Q}+\bar{B}_{S\{M\}}^{2 Q} a_{2 Q} \cdots+\bar{B}_{S\{M\}}^{m} a_{m}
\end{align*}
$$

Then, we can have proposed low-latency bit-parallel multiplication scheme based on (6.19) as described in Algorithm 6.2.

## Algorithm 6.2 Proposed low-latency bit-parallel multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements (in RNB representation) in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B$

1. Initialization step
1.1 define extended RNB $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ to obtain $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}, \bar{A}$
2. Multiplication step
2.1. obtain $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m+1}$, from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ through bit-selecting operation
2.2. for $i=1$ to $m$
2.3. $C=B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{Q-1} A_{Q-1}^{T}$
2.4. end for


Figure 35: Proposed low-latency bit-parallel (LBP) architecture for RNB multiplier.

The proposed low-latency bit-parallel (LBP) structure for RNB multiplier based on Algorithm 6.2 is shown in Fig. 35. It consists of $Q$ arrays, where each of the arrays consists of $P$ PEs, and an addition cell (AD) (the first array does not require any AD). Function of the PEs of this structure is the same as that depicted in Fig. 33, while the AD performs finite field addition of its input available from the top with the input available from the left and latches out the output to its adjacent AD downward (each AD consists of $m$ XOR gates to


Figure 36: Proposed LBP architecture for $d=2$.
perform the bit-by-bit operations of the two $m$-bit input words). The input bits of operands $A$ fed to PE in each array are in staggered manner to meet the timing requirement in systolic pipeline. After $(P+1)$ cycles, array-1 generates the first partial result $B_{0} A_{0}^{T}$ and feeds that to the AD of array-2 to be added with the partial result $B_{1} A_{1}^{T}$ (array- 1 has one cycle delay). Each of the successive ADs then generates the partial result in subsequent cycles to produce the output $C$ after a latency of $(P+Q)$ cycles at the last AD of array- $Q$. After the latency
period, it gives one output word in every successive cycle. And the duration of cycle period is the same as that of MBP.

Using the strategy of Fig. 34, the structure of Fig. 35 can be modified as shown in Fig. 36 for $d=2$, where the critical path and throughput are the same as those of Fig. 34 . Similarly, it could be easily extended to higher values of $d$ to have similar structures.

### 6.4 PROPOSED DIGIT-SERIAL (DS) RNB MULTIPLIER

In this section, we first give a brief review of existing digit-serial (DS) RNB multiplication algorithm, and then we present our proposed digit-serial algorithm as well as the structure.

### 6.4.1 Brief review of existing DS RNB multiplier

In the recently proposed RNB multipliers of [79], both operands $A$ and $B$ are decomposed into a number of blocks to achieve DS multiplication, and after that the partial products corresponding to these blocks are added together to obtain the desired product word. The existing DS RNB multiplication algorithm is stated as follows:

Existing Algorithm Existing DS multiplication algorithm [79]

Inputs: $A=\left(a_{1}, \ldots, a_{m}\right), B=\left(b_{1}, \ldots, b_{m}\right)$ are two RNB representation elements, and $t=\lceil m / w\rceil$

Output: $C=A \cdot B=\left(c_{0}, \ldots, c_{m}\right)$

1. Initialization: $e_{i, k}^{(0)}=0, g_{i, k}^{(0)}=0$, for $i=1, \ldots, m$ and $k=0, \ldots, t-1$
2. Compute in parallel for all $i=1,2, \ldots, m$
3. Compute in parallel for all $k=0,1,2, \ldots, t-1$
4. Compute in serial for $f=1,2, \ldots, w$
(Steps 5, 6 and Steps 7, 8 are computed in parallel)
5. tem $1:=a_{k w+f} b_{s(i+k w+l)}$
6. $e_{i, k}^{(f)}:=e_{i, k}^{(f-1)}+$ tem 1
7. $\operatorname{tem} 2:=a_{k w+f} b_{s(i-k w-l)}$
8. $g_{i, k}^{(f)}:=g_{i, k}^{(f-1)}+$ tem 2
9. End
(The summation of $2 t$ terms in Step 10 is performed in parallel)
10. $c_{i}=\sum_{k=0}^{\lceil m / w\rceil-1}\left[e_{i, k}^{(w)}+g_{i, k}^{(w)}\right]$
11. End
12. End

Steps 5, 6, 7 and 8 of existing algorithm refer to the computation of digit-wise partial products for the DS multiplication where operands $A$ and $B$ are decomposed into a number of digits, and step 10 refers to the addition of those partial products to compute the product word.

Although the existing algorithm of [79] is the most efficient one out of all reported algorithms for DS multiplication, we find that the hardware utilization efficiency and throughput of existing structures of [70] could be improved further by efficient design of algorithm and architecture. Particularly, due to its larger number of digit-wise partial products (steps 5, 6, 7 and 8), and extra time for addition of those partial products (step 10), which not only increases the average computation time (ACT) to perform the multiplication but also involves extra hardware resources for storage and addition of larger number of partial products.

### 6.4.2 Proposed DS RNB multiplier

To derive efficient DS structures with efficient tradeoff between area and time complexities, first of all, let us rewrite (6.19) as $Q$ inner-products of vectors $A_{l}$ and $B_{l}$ for $l=0,1, \cdots, Q-1$ :

$$
\begin{align*}
& C=A B \\
& =B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{Q-1} A_{Q-1}^{T}  \tag{6.21}\\
& =\sum_{l=0}^{Q-1} B_{l} A_{l}^{T}=\sum_{l=0}^{Q-1} \overline{C_{l}}
\end{align*}
$$

where $\overline{C_{l}}$ denotes

$$
\begin{equation*}
\overline{C_{l}}=B_{l} A_{l}^{T} \tag{6.22}
\end{equation*}
$$

Note that each $A_{l}$ for $l=0,1, \cdots, Q-1$ is a $P$-point bit-vector and each $B_{l}$ for $l=0,1, \cdots, Q-1$ is a $P$-term operand-vector. From (6.21) and (6.22) we can find that the desired multiplication can be performed by $Q$ cycles of successive accumulation of $\overline{C_{l}}$ for $l=0,1, \cdots, Q-1$, while each $\overline{C_{l}}$ can be computed as $\overline{C_{l}}=\sum_{h=0}^{P-1} \bar{B}_{S\{M\}}^{l+h Q} a_{l+h Q}$. The proposed digit-serial multiplication algorithm based on (6.21) and (6.22) is described in Algorithm 6.3.

Algorithm 6.3 Proposed DS multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements (in RNB representation) in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B$

1. Initialization step
1.1 define extended RNB $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ to obtain $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}, \bar{A}$
$1.2 D=0$
2. Multiplication step
2.1. obtain $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m+1}$, from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ through bit-selecting operation
2.2. for $l=0$ to $Q-1$
2.3. for $h=0$ to $P-1$
2.4. $D=D+B_{l} A_{l}^{T}$
2.5. end for
2.6. end for


Figure 37: Proposed digit-serial (DS) architecture for RNB multiplier. (a) Proposed DS architecture. (b) Function of AA cell.
3. Final step
3.1. $C=D$
where step 2.4 refers to the DS multiplication process. According to our proposed algorithm, we generate less number of partial products and partial products are accumulated as soon as they are computed, which not only shortens the ACT, but also significantly reduces register and adder complexity of proposed structures over that of existing ones in [79].

The proposed DS RNB multiplier based on Algorithm 6.3 is shown in Fig. 37(a), where it consists a BPM, $P$ number of PEs and an addition-accumulation cell (AA). The bits
of operand $\bar{B}$ are firstly loaded in the circular shift-register, and then throughput the bit rewiring cell and parallel adder arrays to yield output to $P$ PEs, which is exactly the same as that of array-1 in Fig. 35. The function of AA cell is described in Fig. 37(b), which consists of $m$ parallel bit-level accumulation cells (consisting of an XOR gate and a bit-register). The newly received input is then added with the previously accumulated result and the result is stored in the register cell to be used during the next cycle. The accumulated output is obtained after $Q$ cycles, and the duration of minimum cycle period is $\left(T_{A}+T_{X}\right)$. The proposed DS design gives the first output of desired product $(P+Q+1)$ cycles after the pair of operands are fed to the structure, while the successive output are produced at the interval of $Q$ cycles thereafter. Similarly, we can extend the architecture in Fig. 37 further to obtain architectures with larger values of $d$, where $P$ numbers of PEs are merged into $P / d$ PEs as introduced in Section 6.3. Note that parallel adder array in BPM is based on MPB-I.

Many real-time applications, however, need DS architecture with various throughput rate to meet various area-time requirement. Thus, for any value of $Q$, let $u$ and $v$ be two integers such that $Q=u v+z$, where $0 \leq z<u$. For simplicity of discussion, we can assume $z=0$ (and can append $(v-z)$ number of zeros to satisfy $Q=u v$, when $z \neq 0$ ). Define $T$ as throughput rate of a structure for $1 / Q \leq T<1$. Then, we can rewrite (6.21) as

$$
\begin{align*}
C & =A B=B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{Q-1} A_{Q-1}^{T} \\
= & \underbrace{\sum_{i=0}^{v-1} B_{i} A_{i}^{T}+\sum_{i=v}^{2 v-1} B_{i} A_{i}^{T}+\cdots+\sum_{i=Q-v-1}^{Q-1} B_{i} A_{i}^{T}}_{u \text { terms }}  \tag{6.23}\\
& =\sum_{j=0}^{u-1} \sum_{i=0}^{v-1} B_{i+j v} A_{i+j v}^{T}
\end{align*}
$$

The architecture of Fig. 37 has throughput rate as $T=1 / Q$, i.e., can produce one product in every $Q$ cycles. Based on (6.23), we can have the digit-serial algorithm for various throughput rate, i.e., $T=u / Q$, as stated in Algorithm 6.4.

Algorithm 6.4 Proposed digit-serial multiplication algorithm for throughput of $T=u / Q$

Inputs: $A$ and $B$ are the pair of elements (in RNB representation) in $G F\left(2^{m}\right)$ to be multiplied.


Figure 38: Proposed DS architecture for RNB multiplier for $T=2 / Q$.

Output: $C=A \cdot B$

1. Initialization step
1.1 define extended RNB $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ to obtain $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}, \bar{A}$
$1.2 D=0$
2. Multiplication step
2.1. obtain $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m+1}$, from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ through bit-selecting operation 2.2. for $j=0$ to $u-1$
2.3. for $i=0$ to $v-1$
2.4. for $h=0$ to $P-1$
2.5. $D=D+B_{i+j v} A_{i+j v}^{T}$
2.6. end for
2.7. end for
2.8. end for
3. Final step
3.1. $C=D$

To have higher throughput rate, e.g., $T=2 / Q$, we can have the structure as shown in Fig. 38, where double arrays of PEs (array-1 and array- $Q / 2$ of Fig. 35) are used to achieve higher throughput rate compare with the former in Fig. 36. To meet the data processing requirement, the input bits to each PE of array- $Q / 2$ are staggered by one cycle period, as shown in Fig. 38. After $(P+Q / 2+2)$ cycles, the proposed architecture yields the first output and the successive output can be obtained in every $Q / 2$ cycles. Likewise, the architecture of Fig. 38 can be extended to have architecture with other values of throughput rate ( $T=u / Q$ ) and other values of $d$.

### 6.5 PROPOSED HYBRID RNB MULTIPLIER

The proposed multipliers presented in Sections 6.3 and 6.4 are very efficient in realization, but all these architectures can only meet one specific area/time requirement, i.e., for one specific architecture, it can not provide multiple choices of throughput rate. While for emerging computing platform, e.g., reconfigurable cryptographic system or resource constrained system, where one multiplier is required to meet various area-time requirement to achieve maximum resource utilization. Keeping these in view, we derive here a hybrid RNB multiplier with multiple throughput rate choices with small hardware overhead.

### 6.5.1 Algorithm

Ideally, the algorithm for the proposed hybrid RNB multiplier can be stated as follows:

## Algorithm 6.5 Proposed hybrid multiplication algorithm

Inputs: $A$ and $B$ are the pair of elements (in RNB representation) in $G F\left(2^{m}\right)$ to be multiplied.
Output: $C=A \cdot B$

1. Initialization step
1.1 define extended RNB $\left\{x_{m+1}, x_{m+2}, \ldots, x_{2 m+1}\right\}$ to obtain $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}, \bar{A}$
$1.2 D=0$
2. Multiplication step
2.1. obtain $\bar{B}_{S}^{1}, \bar{B}_{S}^{2}, \ldots, \bar{B}_{S}^{2 m+1}$, from $\bar{B}^{1}, \bar{B}^{2}, \ldots, \bar{B}^{2 m}$ through bit-selecting operation If $T=1 / Q$

Then:
2.2. for $l=0$ to $Q-1$
2.3. for $h=0$ to $P-1$
2.4. $D=D+B_{l} A_{l}^{T}$
2.5. end for
2.6. end for
2.7. $C=D$

If $T=2 / Q$
Then:
2.2. for $j=0$ to 1
2.3. for $i=0$ to $Q / 2-1$
2.4. for $h=0$ to $P-1$
2.5. $D=D+B_{i+j(Q / 2)} A_{i+j(Q / 2)}^{T}$
2.6. end for
2.7. end for
2.8. end for
2.9. $C=D$
... ... ...
If $T=Q / Q=1$
Then:
2.2. for $i=1$ to $m$
2.3. $C=B_{0} A_{0}^{T}+B_{1} A_{1}^{T}+\cdots+B_{Q-1} A_{Q-1}^{T}$
2.4. end for

### 6.5.2 Architecture

In this subsection, we give here the detailed design of proposed hybrid multiplier step by step. For simplicity of discussion, we only focus on the case of $d=1$, though all these architectures can be extended further to have designs with larger values of $d$.
6.5.2.1 Architecture with two throughput choices The basic hybrid multiplier can have two throughput choices: $T=1 / Q$ and $T=1$, i.e., it is the combination of architecture in Fig. 37 and Fig. 35. The proposed hybrid multiplier with two throughput choices is shown in Fig. 39. The architecture is nearly the same as that of Fig. 35 except a 1-to- 2 demultiplexer (DM) cell and an AA cell. The function of DM cell is shown in Fig. 39(b), where S is the selector of throughput ( $\mathrm{S}=0$ refers to $T=1$ and $\mathrm{S}=1$ refers to $T=1 / Q$ ). The DM cell consists of $m$ bit 1-to-2 demultiplexer (BDM) (the internal structure of BDM is shown in Fig. 39(b)) working in parallel (DM also contains $2 m$ bit-registers to latch the output of $m$ BDM during each cycle period, which are not shown in Fig. 39(b)).

In real applications, if we choose $T=1 / Q$, DM will connect the output of array- 1 to the AA cell on its right to achieve DS realization (In this case, only array-1 is on the status of working, since input bits of operand $A$ are serially loaded into the corresponding PEs according to Algorithm 5). After $(P+Q+2)$ cycles (extra one cycle period is for DM cell), the AA cell produces the first result, and the successive one can be obtained in every


Figure 39: Proposed hybrid architecture for RNB multiplier with two throughput choices. (a) Proposed hybrid architecture. (b) Functional description of demultiplexer (DM) cell.
$Q$ cycles. If we choose $T=1, \mathrm{DM}$ cell will connect the output of array- 1 to outputs of other arrays to achieve fully parallel realization (all the arrays will under working since the throughput rate is $T=1$ ). After $(P+Q+2)$ cycles (extra one cycle period is for DM cell), the last AD cell produces the first result, and the successive one can be obtained in every cycle thereafter. Note that the bits of operand $A$ fed to each array (except array-1) will have one cycle delay compare to that of Fig. 35 to meet data path requirement.

Comparing to the architecture in Fig. 35, the proposed hybrid multiplier involves small hardware overhead: one extra DM cell and AA cell (though because of change of input style,


Figure 40: Proposed hybrid architecture for RNB multiplier with three throughput choices.
the BPM will be different, which is not discussed here). Overall, at the cost small area and time (one extra cycle) overhead, the hybrid multiplier can provide two throughput choices.
6.5.2.2 Architecture with three throughput choices Similarly, for three throughput choices: $T=1 / Q, T=2 / Q$ and $T=1$, we can have proposed architecture as shown in Fig. 40.

The architecture of Fig. 40 has two extra DM cells and two extra AA cells to achieve three throughput capabilities. For choice of $T=1 / Q$, after a latency of $(P+Q+2)$ cycles, the AA cell can have the first desired output word. For choice of $T=2 / Q$, the latency will be $(P+Q+4)$ cycles, while for choice of $T=1$, the latency for fist output is $(P+Q+4)$ cycles. Likewise, each array (except array-1) will have certain cycles of delay to meet data processing requirement.


Figure 41: Proposed hybrid architecture for RNB multiplier with four throughput choices.
6.5.2.3 Architecture with four throughput choices The architecture with four throughput choices, i.e., $T=1 / Q, T=2 / Q, T=3 / Q$ and $T=1$ is shown in Fig. 41, where involves extra three DM cells and three AA cells. The hybrid multiplier has latency of $(P+Q+2)$ cycles, $(P+Q+4)$ cycles, $(P+Q+6)$ cycles and $(P+Q+6)$ cycles for $T=1 / Q, T=2 / Q$, $T=3 / Q$ and $T=1$, respectively.

Following the architectures of Figs. 39, 40 and 41, we can have a hybrid multiplier with $u+1$ throughput choices, i.e., $T=1 / Q, T=2 / Q, \ldots, T=u / Q$ and $T=1$, which requires extra $u$ DM cells and $u$ AA cells. For the choice of $T=u / Q$, the proposed hybrid multiplier


Figure 42: Design diagram for proposed hybrid RNB multiplier. (a) Proposed diagram. (b) Functional description of selector signals.
can yield its first output word after a latency of $(P+Q+2 u)$ cycles. Meanwhile, the input bits of operand fed to each PE in array- $u$ should have $(2 u-2)$ cycles' delay to meet data transferring requirement. The proposed hybrid multiplier is highly modular and therefore can be applied in various application systems.

It is worth mentioning that for every throughput choice, we need a suitable BPM (the parallel adder arrays are fixed while the bit rewiring cell needs to be redesigned for each throughput choice) to meet the requirement of data processing. In real-time applications, we can have the major part of multiplier as a fixed multiplier core, while we can design individual BPM fit for each throughput choice (compare with the multiplier core, this part of area overhead is minor). The whole design diagram can be seen in Fig. 42 as well as the
functional description of selector signals. The proposed hybrid structure, therefore, can be used various application environments to meet specific requirements.

### 6.6 COMPLEXITY COMPARISON

### 6.6.1 Complexities of proposed MBP and DP architectures

Proposed MBP-I of Fig. 32 requires $m$ PEs, where each of the $(m-1)$ regular PEs consists of $m$ XOR gates and $m$ AND gates, while the first PE (from left) requires only $m$ AND gates. The proposed design in total requires $\left(2 m^{2}-m\right)$ XOR gates (parallel adder arrays require $m^{2}$ XOR gates) and $m^{2}$ AND gates. Besides, it needs a total of $\left(2 m^{2}+2 m\right)$ bit-registers, where $m^{2}$ registers are used for transferring data to the adjacent $\mathrm{PE},\left(m^{2}+2 m\right)$ registers are used for registers in BPM. After a latency of $(m+1)$ cycles, the proposed architecture gives the desired output word in every cycle of duration $\left(T_{A}+T_{X}\right)$.

MBP-II of Fig. 33 has similar area-complexity as MBP-I, i.e., MBP-II has $m^{2}$ AND gates, $\left(2 m^{2}-m\right)$ XOR gates and $\left(m^{2}+2 m\right)$ bit-registers. Its critical-path is $\left(T_{A}+2 T_{X}\right)$, while the latency is $m$ cycles.

For simplicity of discussion, the following architectures discussed only refer to those with BPM of MBP-I.

Proposed LBP architecture of Fig. 35 has the nearly same area-time complexities as that of Fig. 32 except the register count and latency (architecture of Fig. 35 has $\left(2 m^{2}+m+Q m\right)$ bit-registers and has a latency of $(P+Q+1)$ cycles). Note that when $P=Q=\sqrt{m}$, the architecture has shortest latency of $2 \sqrt{m}$ cycles.

Proposed BP architecture for $d=2$ is presented in Fig. 5. The technique used to reduce the register complexity for $d=2$, however, can be extended further for any value of $d$, to obtain a structure of $(m / d)$ PEs, where each of the regular PEs requires $d$ AND cells and $d$ XOR cells. The complete structure of the multiplier thus requires $\left(2 m^{2}-m\right) \mathrm{XOR}$ gates, $m^{2}$ AND gates and $\left(m^{2} / d+m^{2}+2 m\right)$ bit-registers. The latency of the structure amounts to $m / d+1$ cycles, where the duration of minimum cycle period is $\left\{T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}\right\}$.

Proposed LDP architecture with larger values of $d$, similarly, has $\left(2 m^{2}-m\right)$ XOR gates, $m^{2}$ AND gates and $\left(m^{2} / d+m^{2}+m+Q m\right)$ registers. It has a latency of $(P / d+Q+1)$ cycles with the critical path as $\left\{T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}\right\}$.

### 6.6.2 Complexities of proposed DS architectures

Proposed DS architecture of Fig. 37 requires $P$ PEs, where each of the $(P-1)$ regular PEs consists of $m$ XOR gates, $m$ AND gates and $m$ bit-registers. The first PE (from left) requires $m$ AND gates and equal number of registers. Meanwhile, the AA cell requires $m$ XOR gates and $m$ registers. The proposed design in total would require $2 P m$ XOR gates (another $P m$ is used in parallel adder arrays) and $P m$ AND gates. Besides, it needs a total of $(2 P m+3 m)$ bit-registers, where $P m$ registers are used for transferring data to the adjacent PE, $P m$ registers are used in parallel adder arrays, $m$ registers are used in the accumulator and another $2 m$ registers are used for shift-registers in BPM. After a latency of $(P+Q+1)$ cycles, proposed architecture gives the desired output word in every $Q$ cycles of duration $\left(T_{A}+T_{X}\right)$.

Architecture of Fig. 37 with larger values of $d$ requires 2Pm XOR gates, Pm AND gates and $(P m / d+P m+3 m)$ bit-registers. The latency of the structure amounts to $(P / d+Q+1)$ cycles, where the duration of minimum cycle period is $\left\{T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}\right\}$.

Proposed DS architecture with throughput $T=u / Q$ requires $u$ arrays of PEs and $(u-$ 1) AD cells. In total, it requires $(P u m+P m+u m-m)$ XOR gates, Pum AND gates and (Pum $+P m+u m+2 m)$ registers. After a latency of $(P+Q+u)$ cycles, proposed architecture gives the desired output word in every $Q / u$ cycles of duration $T_{A}+T_{X}$. If we apply the low-complexity technique with larger values of $d$, the proposed architecture in total requires the same XOR and AND gates as those of architecture for $d=1$. Besides, it needs $(P u m / d+P m+u m+2 m)$ registers and a latency of $(P / d+Q+u)$ cycles with critical path of $\left\{T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}\right\}$.

Table 9: Comparison of area-time complexities of proposed RNB multipliers

| Design | AND | XOR | Register | Latency | Critical-path | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Fig. 32 | $m^{2}$ | $2 m^{2}-m$ | $2 m^{2}+2 m$ | $m+1$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| Fig. 33* | $m^{2}$ | $2 m^{2}-m$ | $m^{2}+2 m$ | $m+1$ | $T_{A}+2 T_{X}$ | $T_{c p}$ |
| $\Gamma^{0}$ | $m^{2}$ | $2 m^{2}-m$ | $m^{2} / d+m^{2}+2 m$ | $m / d+1$ | $\tau^{0}$ | $T_{c p}$ |
| Fig. 35 | $m^{2}$ | $2 m^{2}-m$ | $2 m^{2}+m+Q m$ | $P+Q+1$ | $T_{A}+T_{X}$ | $T_{c p}$ |
| $\Gamma^{1}$ | $m^{2}$ | $2 m^{2}-m$ | $m^{2} / d+m^{2}+m+Q m$ | $P / d+Q+1$ | $\tau^{0}$ | $T_{c p}$ |
| Fig. 37 | $P m$ | $2 P m$ | $2 P m+3 m$ | $P+Q+1$ | $T_{A}+T_{X}$ | $Q T_{c p}$ |
| $\Gamma^{2}$ | $P m$ | $2 P m$ | $P m / d+P m+3 m$ | $P / d+Q+1$ | $\tau^{0}$ | $Q T_{c p}$ |
| $\Gamma^{3}$ | $P u m$ | $\tau^{1}$ | $P u m+P m+u m+2 m$ | $P+Q+u$ | $T_{A}+T_{X}$ | $Q T_{c p} / u$ |
| $\Gamma^{4}$ | $P u m$ | $\tau^{1}$ | $P u m / d+P m+u m+2 m$ | $P / d+Q+u$ | $\tau^{0}$ | $Q T_{c p} / u$ |
| $\Gamma^{5}$ | $m^{2}+2 u m$ | $\tau^{2}$ | $2 m^{2}+3 u m+Q m+m$ | $\Gamma^{7}$ | $T_{A}+T_{X}$ | $\Gamma^{9}$ |
| $\Gamma^{6}$ | $m^{2}+2 u m$ | $\tau^{2}$ | $2 m^{2} / d+3 u m+Q m+m$ | $\Gamma^{8}$ | $\tau^{0}$ | $\Gamma^{10}$ |

*: For simplicity of discussion, the following architectures listed only refer to those with BPM of MBP-I.
$T_{c p}$ : Time duration of critical-path. ACT: Average computation
time. $\tau^{0}=T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X} \quad \tau^{1}=P u m+P m+u m-m \quad \tau^{2}=2 m^{2}+u m-m$ $\Gamma^{0}$ : Referring to BP architecture with larger values of $d . \quad \Gamma^{1}$ : Referring to LBP architecture with larger values of $d . \quad \Gamma^{2}$ : Referring to DS architecture with larger values of d. $\quad \Gamma^{3}$ : Referring to DS architecture with throughput $T=u / Q . \quad \Gamma^{4}$ : Referring to DS architecture with throughput $T=u / Q$ for larger values of $d . \quad \Gamma^{5}$ : Referring to hybrid architecture with with $(u+1)$ throughput choices. $\Gamma^{6}$ : Referring to hybrid architecture with larger values of $d . \quad \Gamma^{7}, \Gamma^{8}$ : The latency of hybrid architecture depends on the throughput choice. $\Gamma^{9}, \Gamma^{10}$ : The ACT of hybrid architecture depends on the throughput choice.

### 6.6.3 Complexity of proposed hybrid architecture

Proposed hybrid architecture with $(u+1)$ throughput choices requires nearly the same area complexity as that of Fig. 35 except $u$ extra DM cells and AA cells, where each DM cell requires $2 m$ AND gates, $m$ inverters and $2 m$ registers and each AA cell needs $m$ XOR gates and $m$ registers. In total, the hybrid architecture (including the BPM) requires $\left(2 m^{2}+u m-m\right)$ XOR gates, $\left(m^{2}+2 u m\right)$ AND gates, $u m$ inverters, and $\left(2 m^{2}+3 u m+Q m+m\right)$ bit-registers. The critical path is the same as that of Fig. 35, i.e., $\left(T_{A}+T_{X}\right)$.

Proposed hybrid multiplier with larger values of $d$ requires $\left(2 m^{2}+u m-m\right)$ XOR gates, ( $\left.m^{2}+2 u m\right)$ AND gates, um inverters, and $\left(2 m^{2} / d+3 u m+Q m+m\right)$ bit-registers. Its critical path is $\left\{T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}\right\}$.

### 6.6.4 Comparison of area and time complexities between proposed architectures

The area and time complexities, i.e., gate and register-counts, latency, critical-path, and average computation time (ACT) of all proposed multipliers are listed in Table 9 that different architecture has different area-time complexity. It is noted that when comparing with proposed LBP architecture of Fig. 35, proposed hybrid architecture involves only a little hardware overhead. Considering of its capability of providing multiple throughput rate choices, our proposed hybrid architecture can be used in various application environment.

### 6.6.5 Comparison with existing digit-serial multipliers

Since RNB is a reordered version of type II ONB, it is interesting to have comparison of proposed RNB multipliers with existing multipliers for the class of fields where having a type II ONB. The gate-counts, register-counts, latency, critical-path, and ACT of proposed digit-serial structures and existing structures of [68]-[70], [74], [77], [79]-[85] are listed in Table 10.

The authors in [79] and [82] have shown that their multipliers outperform the previously proposed structures in [68]-[70], [74], [77], [80]-[81], [83-85], respectively. Therefore we com-

Table 10: Comparison of area- and time-complexities of different digit-serial multipliers where there exist a type II ONB

| Design | AND | XOR | Register | Latency | Critical-path | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| [77] | Pm | $2 P m-P$ | $3 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2}(P+1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [80] | Pm | $3 P m / 2-P / 2$ | $3 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2}(P+1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [81] | Pm | $2 P m-2 P+m$ | $2 m$ | $Q T_{c p}$ | $T_{A}+\left(2+\left\lceil\log _{2} P\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [82] | Pm | $2 P m-P / 2-P^{2} / 2$ | $2 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2}(P+1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [69] | $\tau^{0}$ | $2 P m-2 P$ | $2 m$ | $Q T_{c p}$ | $T_{A}+\left\lceil\log _{2}(2 m-1)\right\rceil T_{X}$ | $Q T_{c p}$ |
| [74] | Pm | $2 P m-2 P$ | $2 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2} m\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| $[83]^{0}$ | $\tau^{1}$ | $4 P m / 3-P^{2}-2 P$ | $2 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2} m\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| $[83]^{1}$ | $\tau^{2}$ | $2 P m-P^{2}-3 P / 2$ | $2 m$ | $Q T_{\text {cp }}$ | $T_{A}+\left(1+\left\lceil\log _{2} m\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| $[84]^{2}$ | $\tau^{3}$ | $2 P m-P$ | $3 m$ | $Q T_{c p}$ | $2 T_{A}+\left(3+\left\lceil\log _{2}(P-1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| $[84]^{3}$ | $\tau^{4}$ | $P m+P m / 2$ | $3 m$ | $Q T_{c p}$ | $2 T_{A}+\left(3+\left\lceil\log _{2}(P-1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| $[85]^{4}$ | Pm | $2 P m-P^{2} / 2-3 P / 2$ | $3 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2} m\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| $[85]^{5}$ | Pm | $3 P m / 2-P / 2$ | $3 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2}(P+1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [68] | Pm | $2 P m-P$ | $2 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2} m\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [70] | Pm | 2 Pm | $3 m$ | $Q T_{c p}$ | $T_{A}+\left(1+\left\lceil\log _{2}(P+1)\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| [79]-a ${ }^{6}$ | 2 Pm | $4 P m-m$ | $\tau^{5}$ | $\tau^{8}$ | $T_{A}+T_{X}$ | $\tau^{5}$ |
| [79]-b ${ }^{7}$ | Pm | 2 Pm | $\tau^{6}$ | $\tau^{9}$ | $T_{A}+2 T_{X}$ | $\tau^{6}$ |
| Fig. $37 *$ | Pm | 2 Pm | $\tau^{6}$ | $\tau^{10}$ | $T_{A}+2 T_{X}$ | $Q T_{c p}$ |
| Fig. 37 | Pm | 2 Pm | $\tau^{7}$ | $\tau^{10}$ | $T_{A}+T_{X}$ | $Q T_{c p}$ |

Table 11: Comparison of area- and time-complexities of different digit-serial multipliers where there exist a type II ONB (continual)

| Design | AND | XOR | Register | Latency | Critical-path | ACT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 | $P m$ | $2 P m$ | $(P m / d+P m+3 m)$ | $\tau^{8}$ | $T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}$ | $Q T_{c p}$ |
| 9 | Pum | $\tau^{11}$ | $P u m+P m+u m+2 m$ | $\tau^{9}$ | $T_{A}+T_{X}$ | $Q T_{c p} / u$ |
| 10 | Pum | $\tau^{11}$ | $P u m / d+P m+u m+2 m$ | $\tau^{10}$ | $T_{A}+\left(1+\left\lceil\log _{2} d\right\rceil\right) T_{X}$ | $Q T_{c p} / u$ |

*: For simplicity of discussion, the following architectures listed only refer to those with BPM of MBP-I. $T_{c p}$ : Time duration of critical-path. ACT: Average computation time. ${ }^{0}$ : Referring to the AND-efficient digit-serial (AEDS). ${ }^{1}$ : Referring to the XOR-efficient digit-serial (XEDS).
${ }^{2}$ : Referring to the $\omega$-sequential multipliers with parallel output I ( $\omega$-SMPOI). $\quad{ }^{3}$ :
Referring to the $\omega$-SMPOII.
${ }^{4}$ : Referring to digit-level Gaussian normal basis multiplier with serial output ( $\mathrm{DLGM}_{S}$ ).
5: Referring to digit-level Gaussian normal basis multiplier with parallel output ( $\mathrm{DLGM}_{P}$ ).
${ }^{6}$ : Referring to word-level reordered normal basis multiplier type- $a$ (WL-RNB- $a$ ). ${ }^{7}$ :
Referring to WL-RNB-b.
${ }^{8}$ : Referring to proposed DS architecture with larger values of $d . \quad{ }^{9}$ : Referring to proposed DS architecture for $T=u / Q$.
${ }^{10}$ : Referring to proposed DS architecture with larger values of $d$ for $T=u / Q$.
$\tau^{0}: \tau^{0}=2 P m-P . \quad \tau^{1}: \tau^{1}=P m-P^{2} / 2+P / 2 . \quad \tau^{2}: \tau^{2}=2 P m-P^{2} . \quad \tau^{3}:$
$\tau^{3}=P m / 2+P+m . \quad \tau^{4}: \tau^{4}=P m+m$.
$\tau^{5}=2 P m+2 m+2 \quad \tau^{6}=P m+2 m+1 \quad \tau^{7}=2 P m+3 m+1$
$\tau^{8}=Q T_{c p}+\left\lceil\log _{2} 2 P\right\rceil T_{X} . \quad \tau^{9}=Q T_{c p}+\left\lceil\log _{2} P\right\rceil T_{X}$.
$\tau^{10}=P+Q+1 . \quad \tau^{11}=P u m+P m+u m-m \tau^{8}: \tau^{8}=P / d+Q+1 . \quad \tau^{9}:$
$\tau^{9}=P+Q+u . \quad \tau^{10}: \tau^{10}=P / d+Q+u$.
pare our proposed structures only with [79] and [82]. The proposed DS architecture (Fig. 37) has shorter ACT compared to the structure in [79] and [82]. Moreover, we have also proposed DS architectures with low register-complexity and high throughput rate, which are not covered in [79] and [82].

Note that for FPGA and ASIC implementation, we have chose $P=Q=\lceil\sqrt{m}\rceil$, since when $P=Q$, the latency of structure is the least among other choices of $P$ and $Q$.

### 6.6.6 FPGA implementation

6.6.6.1 Optimal implementation FPGA based platform has been used in various computing system. However, it usually does not have abundant number of registers. We have proposed low register-complexity architectures, i.e., PEs in the arrays are merged together to reduce the register number, to enhance the FPGA implementation efficiency. While different series of FPGAs have different basic elements, here we just use one FPGA device to show the detailed process of achieving optimal realization (can be extended further to other FPGA devices).

We have used Altera Quartus II 12.0 and chosen Arria II GZ EP2AGZ225HF40C3 FPGA device to synthesize the proposed design (for simplicity of discussion, we just use the MBP architecture, though it can be used in other architectures) with various values of $d$ ( $d=$ $1,2,4,8)$. We have selected the field size of 233 , where exists a type II ONB. After obtained the synthesis results, we have plotted the area-delay product (ADP) of MBP-I with various values of $d$, as shown in Fig. 43 (the number of ALUT is taken as the area measure, and the delay refers to the ACT ). It can be seen that as $d$ increases, ADP becomes more efficient. Due to the fact that one adaptive look-up table (ALUT) can contain multiple logic gates. In the following experiments, we decide to choose $d=8$ as our default choice.
6.6.6.2 Comparison of FPGA implementation The key synthesis results of proposed designs (Fig. 37 and Fig. $37^{*}$ ) and existing designs ([79] and [82]) are obtained, in terms of area, maximum frequency and power consumption. Meanwhile, we have used the same input data and the same clock frequency $(100 \mathrm{MHz})$ to obtain the power synthe-


Figure 43: Area-delay product (ADP) trend along with $d$ for proposed MBP-I. Unit: number of ALUT• $10^{-6}$.


Figure 44: Area-delay product (ADP) comparison of proposed and existing structures. Unit: number of ALUT• $10^{-6} s$.
sis results using Quartus II PowerPlay Power Analyzer. We have also estimated the ADP, power-delay product (PDP) for various structures from the synthesis results are shown in Figs. 44 and 45, respectively.

It can be seen that for FPGA implementation, the proposed structures outperform the existing designs, for both ADP and PDP. It is worth noting that the ALUT of Altera FPGA devices can be mapped to logic function involving multiple Boolean operations, so that the


Figure 45: Power-delay product (PDP) comparison of proposed and existing structures. Unit: $\mathrm{mW} \cdot 10^{-6} s$.
number of synthesized ALUT decreases as $d$ increases. This technique is very useful in FPGA based designs.

### 6.6.7 ASIC implementation

6.6.7.1 Optimal implementation Similarly, we have also synthesized the proposed structure: MBP-I using Synopsys Design Compiler by North Carolina State University's 45 nm FreePDK [55] to obtain the area and time complexities of the designs for various values of $d$. Using those synthesis results, we have plotted the ADP along with $d$ in Fig. 46.

It can be seen that the performance of ADP decreases as $d$ increases. This is due to the fact the ACT of the proposed structure increases with $d$. Thus, we choose $d=1$ for default choice on ASIC implementation, though we can choose other values of $d$ for implementation test.
6.6.7.2 Comparison of ASIC implementation We have also synthesized the proposed structures and the existing structures using Synopsys Design Compiler by North Carolina State University's 45 nm FreePDK [55] to obtain the area, time and power complexities of the designs $(m=233)$. Using those synthesis results, we have obtained the area, and


Figure 46: Area-delay product (ADP) trend along with $d$ for proposed MBP-I. Unit: $u \mathrm{~m}^{2} \cdot \mathrm{~ns}$.


Figure 47: Area-delay product (ADP) comparison of proposed and existing structures. Unit: $u \mathrm{~m}^{2}$.ns.
delay, and we have calculated the ADP of the designs (shown in Fig. 37), where proposed structures outperform the existing designs.


Figure 48: Chip-view of proposed hybrid architecture in FPGA device.

### 6.6.8 FPGA implementation of hybrid architecture

For the hybrid architecture proposed in Fig. 42, we have specifically implement it on FPGA platform, since its capability of providing various choices of throughput rate. Besides, it can also be used as an IP core for those reconfigurable cryptographic systems.

We have selected hybrid architecture with two throughput choices for $m=233, P=$ $Q=\sqrt{233}$ and $d=8$. And we have synthesized the architecture and obtained the result. In total, proposed architecture has 12579 ALUT, maximum frequency is 476.53 MHz and power consumption is 1243.54 mW at 100 MHz . We have also shown the detailed chip in Fig. 38.

### 6.7 CONCLUSION

Efficient bit- and digit-level algorithms for computing multiplication over $G F\left(2^{m}\right)$ based on RNB are proposed. high-throughput low-latency bit- and digit-parallel multipliers are presented first. Then, a novel digit-serial architecture for RNB multiplication is proposed. Finally, a novel hybrid architecture with various throughput rate choices is introduced for the first time with little hardware overhead. Both theoretical comparison and synthesis
simulation results from FPGA and ASIC implementation are presented. It is shown that the proposed high-throughput low-complexity multipliers have significantly lower area-timepower complexity than the corresponding existing designs. Specifically, FPGA realization of the novel hybrid multiplier is presented to confirm its potential application in FPGA based reconfigurable cryptographic platforms.

### 7.0 SUMMARY AND FUTURE WORK

### 7.1 DISSERTATION SUMMARY

In this dissertation, we have presented novel single and hybrid finite field multipliers over $G F\left(2^{m}\right)$ for emerging cryptographic systems. The following summarizes the contribution of this thesis.

In Chapter 3, which has been presented in [61], we have presented a novel PCA technique and modular reduction scheme for low-latency realization of bit-parallel Montgomery multiplication over $G F\left(2^{m}\right)$ based on irreducible pentanomials. We have decomposed the Montgomery multiplication into two concurrent blocks and we have further decomposed each block into several parallel processing arrays based on to proposed modular reduction scheme using PCA derive a lower- latency multiplier. The proposed design involves significantly less area-delay-power complexity than the newly reported multiplier for irreducible pentanomial, with at least one-fourth of the latency of the other, for the NIST recommended pentanomials.

In Chapter 4, which has been presented in [95], we have presented three pairs of lowlatency high-throughput bit-parallel and digit-serial systolic structures for multipliers over $G F\left(2^{m}\right)$ based on NIST pentanomials. We have decomposed the multiplier into several parallel processing arrays to derive a pair of low latency bit-parallel and digit-serial systolic multipliers. Another pair of bit-parallel and digit-serial structures are then presented based on a novel modular reduction operation, where the critical-paths are smaller than those of the first pair ones. The third pair of designs, KA-based bit-parallel and digit-serial multipliers, are proposed to enhance the throughput rate further. The proposed designs, because of their flexibilities in latency choices, low area-time complexity and high throughput rate, can be used in various emerging cryptographic systems.

In Chapter 5, which has been presented in [96], we proposed three novel high-throughput digit-serial RB multipliers based on a novel recursive decomposition algorithm. We have suitably projected SFG of proposed algorithm and identified suitable cut-sets for feed-forward cut-set retiming to derive less area-time-power complexity implementation. Efficient structures with low register-count have been derived for area-constrained implementation; and particularly for implementation in FPGA platform where registers are not abundant. The results of synthesis show that proposed structures can achieve significant saving of ADPP for FPGA and ASIC implementation, respectively, over the best of the existing designs. The proposed structures have different area-time-power trade-off behavior, suitable for various application environments.

In Chapter 6, which has been presented in [97], we have proposed efficient bit- and digit-level algorithms for computing multiplication over $G F\left(2^{m}\right)$ based on RNB. We have firstly introduced high-throughput low-latency bit- and digit-parallel multipliers. Then, a novel digit-serial architecture for RNB multiplication is proposed. Finally, a novel hybrid architecture with various throughput rate choices is proposed for the first time with little hardware overhead. Both theoretical comparison and synthesis simulation results from FPGA and ASIC implementation are presented. It is shown that the proposed high-throughput low-complexity multipliers have significantly lower area-time- power complexity than the corresponding existing designs. Specifically, we have presented FPGA realization of the novel hybrid multiplier to confirm its potential application in FPGA based reconfigurable cryptographic systems.

Based on the above summary, the contributions of this dissertation are:

- Presenting low-latency bit-parallel Montgomery multiplier based on pentanomials.
- Introducing three pairs of low-latency (without any restriction) bit-parallel and digitserial pentanomial basis multipliers
- Proposing three digit-serial RB multipliers with different characteristics for various application environments.
- For the first time, introducing several bit-parallel and digit-serial (single and hybrid) RNB multipliers for reconfigurable cryptographic systems.


### 7.2 FUTURE WORK

In the future, we would like to extend our research in the following aspects: (1) novel VLSI cryptographic systems for deeply embedded system security; (2) novel VLSI finite field arithmetic circuits.

- Novel VLSI cryptographic systems for deeply embedded system security. The focus of this theme of research includes design of hardware micro structure and specific platforms software. We will work on high-speed, power-efficient, lightweight, and small-size implementations of cryptographic systems that provide various security properties in various platforms, e.g., ASIC/FPGA and embedded processors, applicable to constrained, sensitive nodes in different applications ranging from industrial workstations to implantable and wearable medical devices. We will particularly explore solutions for extreme sensitive applications where crypto-measures are not feasible due to constraints in applications performance and implementation metrics, including low-power applications and wireless sensor networks. Moreover, we will focus on reliable approaches protecting various vulnerable implementations of cryptographic systems from attacking. At the same time, we will investigate to differentiate fault analysis attacks, VLSI defects, and denial-ofservice attacks, considering a compromise between security and implementation metrics to realize the best system performance.
- Novel VLSI finite field arithmetic circuits. The focus of this theme of research includes design of hardware realization of finite field division, exponentiation and inversion. Although multiplication over finite field can also be transformed to these arithmetic operations, there are still great potential to realize these operations directly. Other methods of realization of finite field multiplication, e.g., Tom-Cook multiplication algorithm, will be applied to obtain more efficient realization.


## BIBLIOGRAPHY

[1] S.-B. Wicker, and V.K. Bhargava, Reed-Solomon Codes and Their Applications, Piscatawy, NJ: IEEE Press, 1994.
[2] J.-P. Deschamps, J.L.Imana, and G.D. Sutter, Hardware Implementation of Finite Field aArithmetic. McGraw-Hill, 2009.
[3] R. Lidl and H. Niederreiter, Introduction to Finite Fields and Their Applications. Cambridge, U.K.: Cambridge Univ. Press, 1994.
[4] I. S. Reed andG. Solmon, "Polynomial Codes over Certain Finite Fields," SIAM J. Appl. Math., 300-304, 1960.
[5] J. A. Solinas, "Efficient Arithmetic on Koblitz Curves," Designs, Codes and Cryptography, 19(1):195-249, 2000.
[6] D. F. Aranha, J.-L. Beuchat, J. Detrey, and N. Estibals, "Optimal Eta Pairing on Supersingular Genus-2 Binary Hyperelliptic Curves. In the cryptographers," in Track at the RSA Conference 2012 (CT-RSA 2012), LNCS. New York, NY, USA: Springer, 98-115, 2012.
[7] J.-L. Beuchat, J. Detrey, N. Estibals, E. Okamoto, and F. Rodrguez- Henrquez, "Fast Architectures for The Pairing over Small-Characteristic Supersingular Elliptic Curves," IEEE Trans. Comput., 60(2):266-281, 2011.
[8] NIST. Boulder, CO. Available: http://www.csrc.nist.gov/publications
[9] IEEE Standard Specifications for Public-Key Cryptography, IEEE Std 1363-2000, Jan. 2000.
[10] D. Boneh and M. K. Franklin, "Identity-Based Encryption from the Weil Pairing," SIAM J. Comput., 32(3):586-615, 2003.
[11] D. Boneh, B. Lynn, and H. Shacham, "Short Signatures from the Weil Pairing," J. Cryptol., 17(4):297-319, 2004.
[12] L. H. Chen, P. L. Chang, C.-Y. Lee, and Y. K. Yang, "Scalable and Systolic Dual Basis Multiplier over," Int. J. Innovative Computing, Inf. Contr., 7(3):1193-1208, Mar. 2011.
[13] A. H. Namin, H. Wu and M. Ahmadi, "A High-Speed Word Level Finite Field Multiplier in $F_{2 m}$ using Redundant Representation," IEEE Trans. VLSI Systems, 17(10):1546-1550, Oct. 2009.
[14] A. H. Namin, H. Wu and M. Ahmadi, "An Efficient Finite Field Multiplier using Redundant Representation," ACM Trans. Embeded Comput. Sys., 11(2):Article 31, Jul., 2012.
[15] M. Ernst, M. Jung, F. Madlener, S. Huss, and R. Blumel, "A Reconfigurable System on Chip Implementation for Elliptic Curve Cryptography over $G F\left(2^{n}\right)$," in Proc. CHES 2002, LNCS 2523, 381-399, 2003.
[16] A. Karatsuba and Y. Ofman, "Multiplication of Multidigit Numbers on Automata," Soviet Physics-Doklady (English Translation), 7(7):595-596, 1963.
[17] I. Blake, G. Seroussi, and N. P. Smart, Elliptic Curves in Cryptography, ser. London Mathematical Society Lecture Note Series. Cambridge, U.K.: Cambridge Univ. Press, 1999.
[18] [Online]. Available: http://cn.reuters.com/article/chinaNews/idCNCHINA2987420100910
[19] [Online]. Available: http://en.wikipedia.org/wiki/Cryptography
[20] K. K. Parhi, VLSI Digital Signal Processing Systems: Design and Implementation. New York: Wiley, 1999.
[21] S. Y. Kung, VLSI Array Processors. Englewood Cliffs, NJ: Prentice-Hall, 1988.
[22] H. Fan, and M.A. Hasan, "Relationship Bbetween $G F\left(2^{m}\right)$ Montgomery and Shifted Polynomial Basis Multiplication Algorithms," IEEE Trans. Comput, 55(9):1202-1206, 2006.
[23] C.-S. Yeh, I. S. Reed, and T. K. Truong, "Systolic Multipliers for Finite Fields $G F\left(2^{m}\right)$," IEEE Trans. Comput, 33(4):357-360, Apr. 1984.
[24] Digital Signature Standard (DSS), FIPS 186-2, National Institute of Standards and Technology, 2000.
[25] P. K. Meher, "Systolic and Non-Systolic Scalable Modular Designs of Finite Field Multipliers for Reed-Solomon Codec," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 17(6):747-757, June, 2009.
[26] C. H. Kim, C. P. Hong, and S. Kwon, "A Digit-Serial Multiplier for Finite Field $G F\left(2^{m}\right)$," IEEE Trans. Very Large Scale Integr. (VLSI) Syst, 13(4):476-483, 2005.
[27] N-Y. Kim, H-S. Kim, and K-Y. Yoo, "Computation of $A B^{2}$ Multiplication in $G F\left(2^{m}\right)$ using a Low-Complexity Systolic Architecture," IEE Proc.-Circuits Devices Syst., 150(2):119-123, April, 2003.
[28] L. Song, K. K. Parhi, I. Kuroda, and T. Nishitani, "Hardware/Software Codesign of Finite Field Datapath for Low-Energy Reed-Solomn Codecs," IEEE Trans. Very Large Scale Integr. (VLSI) Syst 8(2):160-172, Apr. 2000.
[29] K. Sakiyama, L. Batina, B. Preneel, and I. Verbauwhede, "Multicore Curve-Based Cryptoprocessor with Reconfigurable Modular Arithmetic Logic Units over $G F\left(2^{n}\right)$," IEEE Trans. Comput. 56(9):1269-1282, 2007.
[30] H. Wu, "Bit-Parallel Polynomial Basis Multiplier for New Classes of Finite Fields," IEEE Trans. Comput, 57(8):1023-1031, 2008.
[31] C. Paar, "Low Complexity Parallel Multipliers for Galois Fields $G F\left(\left(2^{n}\right)^{4}\right)$ Based on Special Types of Primitive Polynomials", IEEE International Symposium on Information Theory, 1994.
[32] T.-C. Chen, S.-W. Wei, and H.-J. Tsai, "Arithmetic Unit for Finite Field $G F\left(2^{m}\right)$," $I E E E$ Circuits and System-I, 55(3):828-837, 2008.
[33] N. R. Murthy, and M. N. S. Swamy, "Cryptographic Applications of Brahmaquptabha Skara Equation," IEEE Circuits and System-I, 53(7):1565-1571, 2006.
[34] C. Spagnol, E. M. Popovici, and W. P. Marnane, "Hardware Implementation of $G F\left(2^{m}\right)$ LDPC Decoder," IEEE Circuits and System-I, 56(12):2609-2620, 2009.
[35] H. Fan, and M.A. Hasan, "Relationship Between $G F\left(2^{m}\right)$ Montgomery and Shifted Polynomial Basis Multiplication Algorithms," IEEE Trans. Computers, 55(9):1202-1206, 2006.
[36] P. K. Meher, "On Efficient Implementation of Accumulation in Finite Field over $G F\left(2^{m}\right)$ and Its Applications," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 17(4):541-550, 2009.
[37] P. K. Meher, "Systolic and Super-Systolic Multipliers for Finite Field $G F\left(2^{m}\right)$ Based on Irreducible Trinomials," IEEE Circuits and System-I, 55(4):1031-1040, May, 2008.
[38] C.-Y. Lee, "Low Complexity Bit-Parallel Systolic Multiplier over $G F\left(2^{m}\right)$ using Irreducible Trinomials," IEE Proc. Comput. Digit. Tech., 150(1):39-42, Jan. 2003.
[39] C.-Y. Lee, C.W. Chiou, J.-M. Lin and C.-C. Chang, "Scalable and Systolic Montgomery Multiplier over $G F\left(2^{m}\right)$ Generated by Trinomials," IET Circuits Devices Syst., 1(6):477484, 2007.
[40] B. Sunar and C. K. Koc, "Mastrovito Multiplier for All Trinomials," IEEE Trans. Comput., 48(5):522-527, May 1999.
[41] W. Tang, H.Wu, and M. Ahmadi, "VLSI Implementation of Bit-Parallel Word-Serial Multiplier in $G F\left(2^{233}\right)$," in Proc. 3rd Int. IEEE-NEWCAS Conf., 399-402, Jun. 2005.
[42] T. Zhang and K. K. Parhi, "Systematic Design of Original and Modified Mastrovito Multipliers for General Irreducible Polynomials," IEEE Trans. Comput, 50(7):734-749, Jul. 2001.
[43] Synposys, Design Ware. Foundry Libraries Mountain View, CA, 2005 [Online]. Available: http://www.synopsys.com/
[44] S.T.J. Fenn, M.G. Parker, M. Benaissa, and D. Taylo, "Bit-Serial Multiplication in $G F\left(2^{m}\right)$ using All-One Polynomials," IEE proceedings in Computers and Digital Techniques, 144(6):391-393, 1997.
[45] K.-Y. Chang, D. Hong, and H.-S. Cho, "Low Complexity Bit-Parallel Multiplier for $G F\left(2^{m}\right)$ Defined by All-One Polynomials using Redundant Representation," IEEE Trans. Computers, 54(12):1628-1629, 2005.
[46] H.-S. Kim, and S.-W. Lee, "LFSR Multipliers over $G F\left(2^{m}\right)$ Defined by All-One Polynomial," Integration, the VLSI journal, 40(4):571-578, 2007.
[47] P. K. Meher, Y. Ha, and C.-Y. Lee, "An Optimized Design of Serial-Parallel Finite Field Multiplier for $G F\left(2^{m}\right)$ Based on All-One Polynomials," ASP-DAC 2009, 210-215, 2009.
[48] C.-Y. Lee, E.-H. Lu, and J.-Y. Lee, "Bit-Parallel Systolic Multipliers for $G F\left(2^{m}\right)$ Fields Defined by All-One and Equally Spaced Polynomials," IEEE Trans. Comput., 50(6):385393, May, 2001.
[49] Y.-R. Ting, E.-H. Lu, and Y.-C. Lu, "Ringed Bit-Parallel Systolic Multipliers over a Class of Fields $G F\left(2^{m}\right)$," Integration, the VLSI journal, 38(4):571-578, 2005.
[50] C.-Y. Lee, J.-S. Horng, I.-C. Jou, and E.-H. Lu, "Low-Complexity Bit-Parallel Systolic Montgomery Multipliers for Special Classes of $G F\left(2^{m}\right)$," IEEE Trans. Comput., 54(9):1061-1070, Sep. 2005.
[51] S. Talapatra, H. Rahaman, and J. Mathew, "Low Complexity Digit Serial Systolic Montgomery Multipliers for Special Class of GF( $\left.2^{m}\right)$," IEEE Trans. VLSI Sys., 18(5):847852, May, 2010.
[52] T. Itoh and S. Tsujii, "Structure of Parallel Multipliers for a Class of Fields GF $\left(2^{m}\right)$," Information and Computation, 83(1):21-40, 1989.
[53] C.-Y. Lee, P.K. Meher, and C.-P. Chang, "Efficient M-ary Exponentiation over $G F\left(2^{m}\right)$ using Subquadratic KA-Based Three-Operand Montgomery Multiplier," IEEE Trans. Circuits Systems-I., 2014.
[54] C.-L. Wang and J.-L. Lin, "Systolic Array Implementation of Multipliers for Finite Fields GF(2 $\left.2^{m}\right)$," IEEE Trans. Circuits Syst., 38(7):796-800, Jul. 1991.
[55] North Carolina State University: 45nm FreePDK wiki, http://www.eda.ncsu.edu/wiki/FreePDK45:Manual
[56] C.W. Chiou, et al., "Concurrent Error Detection in Montgomery Multiplication over $G F\left(2^{m}\right), " I E I C E$ Trans. Fundamentals of Electronics, Comm. And Computer Sciences, E89-A(2):566-574, 2006.
[57] C-Y. Lee, C-S. Yang, B.K. Meher, P.K. Meher, and J-S. Pan, "? Low-Complexity Digit-Serial and Scalable SPB/GPB Multipliers over Large Binary Extension Fields using (b,2)-Way Karatsuba Decomposition," IEEE Trans. Circuits and Systems-I., 2014.
[58] S. K. Jain, L. Song, and K. K. Parhi, "Efficient Semisystolic Architectures for Finite Field Arithmetic," IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 6(1):734-749, Mar. 1998.
[59] S. B.-Sarmadi, and M.A. Hasan, "Concurrent Error Detection in Finite Field Arithmetic Operations Using Pipelined and Systolic Architectures," IEEE Trans. Comput., 58(11):1553C1567, Nov. 2009.
[60] A. Hariri, and A. Reyhani-Masoleh, "Digit-Level Semi-Systolic and Systolic Structures for the Shifted Polynomial Basis Multiplication Over Binary Extension Fields," IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 19(11):2125-2129, Mar. 2009.
[61] J. Xie, J. He, and P. K. Meher, "Low Latency Systolic Montgomery Multiplier for Finite Field $G F\left(2^{m}\right)$ Based on Pentanomials," IEEE Trans. Very Large Scale Integr. (VLSI) Syst, 21(2):385-389, Feb. 2013.
[62] S. Kumar, T. Wollinger, and C. Paar, "Optimum Digit Serial $G F\left(2^{m}\right)$ Multipliers for Curve-Based Cryptography," IEEE Trans. Computers, 55(10):1306-1311, Oct. 2006.
[63] C. H. Kim, C. P. Hong, and S. Kwon, "A Digit-Serial Multiplier for Finite Field $G F\left(2^{m}\right), "$ IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 13(4):476-483, Apr. 2005.
[64] J-S. Pan, C-Y. Lee, and P. K. Meher, "Low-Latency Digit-Serial and Digit-Parallel Systolic Multipliers for Large Binary Extension Fields," IEEE Trans. on Circuits and Systems-I: Regular Papers, 60(12):3195-3204, Dec. 2013
[65] P. L. Montgomery, "Five, Six, and Seven-Term Karatsuba-Like Formulae," IEEE Trans. Computers, 54(3):362-369, 2006.
[66] NanGate Standard Cell Library [Online]. Available: http://www.si2. org/openeda.si2.org/projects/nangatelib/
[67] G. Drolet, "A New Representation of Elements of Finite Fields $G F\left(2^{m}\right)$ Yielding Small Complexity Arithmetic Circuits," IEEE Trans. Comput., 47(9):938-946, 1998.
[68] H. Wu, M. A. Hasan, I. F. Blake, and S. Gao, "Finite Field Multiplier using Redundant Representation," IEEE Trans. Comput., 51(11):1306-1316, Nov. 2002.
[69] J.L. Massey and J.K. Omura, "Computational Method and Apparatus for Finite Field Arithmetic," US Patent 4587627, 1984.
[70] A. H. Namin, H. Wu and M. Ahmadi, "Comb Architectures for Finite Field Multiplication in $F_{2 m}$," IEEE Trans. Comput., 56(7):909-916, Jul. 2007.
[71] A. H. Namin, H. Wu and M. Ahmadi, "A New Finite Field Multiplier using Redundat Representation," IEEE Trans. Comput., 57(5):716-720, May 2008.
[72] S. Talapatra, H. Rahaman, and S. K. Saha, "Unified Digit Serial Systolic Montgomery Multiplication Architecture for Special Classes of Polynomials over GF2 ${ }^{m}$," in Proc. Euromicro Conf. Digital System Design: Architectures, Meth. Tools, 427-432, 2010.
[73] J. Rajski and J. Tyszer, "Primitive Polynomials over of Degree up to 660 with Uniformly Distributed Coefficients," J. Electronic Testing: Theory Appl., 19:645-657, 2003.
[74] S. Gao and S. Vanstone, "On Orders of Optimal Normal Basis Generators," Math. Comput., 64(2):1227-1233, 1995.
[75] A. Reyhani-Masoleh and M. A. Hasan, "Efficient Digit-Serial Normal Basis Multipliers over $G F\left(2^{m}\right)$," IEEE Trans. Computers, 52(4):428-439, Apr. 2003.
[76] A. Reyhani-Masoleh and M. A. Hasan, "Low Complexity Word-Level Sequential Normal Basis Multipliers," IEEE Trans. Comput., 54(2):98-110, Feb. 2005.
[77] A. H. Namin, H. Wu and M. Ahmadi, "A Word-Level Finite Field Multiplier using Normal Basis," IEEE Trans. Comput., 60(6):890-895, Jun. 2011.
[78] A. Hariri, and A.R.-Masoleh, "Bit-Serial and Bit-Parallel Montgomery Multiplication and Squaring over $G F\left(2^{m}\right)$," IEEE Trans. Comput., 58(10):1332-1345, Oct. 2009.
[79] A. H. Namin, H. Wu and M. Ahmadi, "High-Speed Architectures for Multiplication Using Reordered Normal Basis," IEEE Trans. Comput., 61(2):164-172, Feb. 2012.
[80] R. Azarderakhsh, and A. Reyhani-Masoleh, "A Modified Low Complexity Digit-Level Gaussian Normal Basis Multiplier," Proc. Third Int'l Workshop Arithmetic of Finite Fields (WAIFI), 25-40, Jun. 2010.
[81] C.-Y. Lee, "Concurrent Error Detection Architectures for Gaussian Normal Basis Multiplication over $G F\left(2^{m}\right)$," Integration, the VLSI J., 43(1):113-123, 2010.
[82] R. Azarderakhsh, and A. Reyhani-Masoleh, "Low-Complexity Multiplier Architectures for Single and Hybrid-Double Multiplications in Gaussian Normal Bases," IEEE Trans. Comput., 62(4):744-757, Apr. 2013.
[83] A. Reyhani-Masoleh and M. A. Hasan, "Efficient Digit-Serial Normal Basis Multipliers over GF $\left(2^{m}\right)$," IEEE Trans. Computers, Special Issue on Cryptographic Hardware and Embedded Systems, 52(4):428-439, Apr. 2003.
[84] A. Reyhani-Masoleh and M. A. Hasan, "Low Complexity Word-Level Sequential Normal Basis Multipliers," IEEE Trans. Comput., 54(2):98-110, Feb. 2005.
[85] A. Reyhani-Masoleh, "Efficient Algorithms and Architectures for Field Multiplication Using Gaussian Normal Bases," IEEE Trans. Comput., 55(1):34-47, Jan. 2006.
[86] Jiafeng Xie, Jianjun He and P.K. Meher, "Hardware-Efficient Realization of PrimeLength DCT Based on Distributed Arithmetic" IEEE Trans. Computers, 62(6):11701178, 2013.
[87] Jiafeng Xie, P.K. Meher and Jianjun He, "Low-Complexity Multiplier for GF(2 ${ }^{m}$ ) Based on All One Polynomials" IEEE Trans. on VLSI Systems, 21(1):168-172, 2013.
[88] Jiafeng Xie, Jianjun He, and Guanzheng Tan, "FPGA Realization of FIR Filters for High-speed and Medium-speed by Using Modified Distributed Arithmetic Architectures" Microelectronics Journal (Elsevier), 41(6):365-370, 2010.
[89] Jiafeng Xie, Jianjun He and Weihua Gui, "Low Latency Systolic Multipliers for Finite Field $G F\left(2^{m}\right)$ Based on Irreducible Polynomials" Journal of Central South University of Technology, 21(5):1283-1289, 2012.
[90] Jianjun He, Jiafeng Xie, and Mingfang He, "Area-efficient Systolic Multipliers for Finite Field $G F\left(2^{m}\right)$ Based on Irreducible Trinomial" Journal of Convergence Information Technology, 6(5):305-313, 2011.
[91] Jianjun He, and Jiafeng Xie, "Hardware Efficient Approach for Memoryless-Based Multiplication and Its Application to FIR Filter" Journal of Computers, 6(11):2376-2381, 2011.
[92] Jiafeng Xie, and Guanzheng Tan, "Design of B-mode Ultrasonic Imaging System Based on FPGA" Journal of Zhongyuan University of Technology, 21(2):72-75, 2010.
[93] Jiafeng Xie, and Guanzheng Tan, "The Research on Locating the Car License in the Static Image Based on MATLAB" PLC\&FA, 6(1):668-671, 2009.
[94] Jiafeng Xie, P.K. Meher and Jianjun He, "Low-Latency Area-Delay-Efficient Systolic Multiplier over $G F\left(2^{m}\right)$ for a Wider Class of Trinomials using Parallel Register Sharing" IEEE International Symposium on Circuits and Systems-2012, ISCAS-12, 89-92, 2012
[95] Jiafeng Xie, P.K. Meher and Zhi-Hong Mao, "Low-Latency High-Throughput Systolic Multipliers over $G F\left(2^{m}\right)$ for NIST Pentanomials," accepted in IEEE Trans. Circuits and Systems-I
[96] Jiafeng Xie, P.K. Meher and Zhi-Hong Mao, "High-Throughput Finite Field Multipliers Using Redundant Basis for FPGA and ASIC Implementations," accepted in IEEE Trans. Circuits and Systems-I
[97] Jiafeng Xie, P.K. Meher and Zhi-Hong Mao, "Single and Hybrid Architectures for Multiplication over Finite Field $G F\left(2^{m}\right)$ Based on Reordered Normal Basis," to be submitted to IEEE Trans. Computers
[98] Jiafeng Xie, P.K. Meher and Zhi-Hong Mao, "High-Throughput Digit-Level Systolic Multipliers over $G F\left(2^{m}\right)$ Based on Irreducible Trinomials," accepted in IEEE Trans. Circuits and Systems-II
[99] Jiafeng Xie, P.K. Meher and Zhi-Hong Mao, "Efficient Realization of All-One Polynomial Basis Multiplier and Its Applications,"to be submitted to IEEE Trans. VLSI Systems


[^0]:    ${ }^{1}$ When $r \neq 0$, we can append $(w-r)$ number of zeros to the operands to have $m=w d$.

[^1]:    ${ }^{1}$ When $r \neq 0$, we can append $(Q-r)$ number of zeros to each of the operands to satisfy the condition $n=Q P$.

