American University in Cairo AUC Knowledge Fountain

Theses and Dissertations

6-1-2016

# An electrocardiogram readout circuit based on CMOS operational floating current conveyor

Nermine Maher Edward

Follow this and additional works at: https://fount.aucegypt.edu/etds

#### **Recommended Citation**

#### **APA** Citation

Edward, N. (2016). *An electrocardiogram readout circuit based on CMOS operational floating current conveyor* [Master's thesis, the American University in Cairo]. AUC Knowledge Fountain. https://fount.aucegypt.edu/etds/623

#### **MLA** Citation

Edward, Nermine Maher. *An electrocardiogram readout circuit based on CMOS operational floating current conveyor.* 2016. American University in Cairo, Master's thesis. *AUC Knowledge Fountain.* https://fount.aucegypt.edu/etds/623

This Thesis is brought to you for free and open access by AUC Knowledge Fountain. It has been accepted for inclusion in Theses and Dissertations by an authorized administrator of AUC Knowledge Fountain. For more information, please contact mark.muehlhaeusler@aucegypt.edu.

The American University in Cairo

School of Science and Engineering

### An Electrocardiogram Readout Circuit Based On CMOS Operational Floating Current Conveyor

A Thesis Submitted to

Electronics and Communication Engineering Department

In partial fulfillment of the requirements for

the degree of Master of Science

By Nermine Maher Edward Benyamin

Under the supervision of:

Prof. Yehea Ismail, Dr. Yehya Ghallab & Dr. Hassan Mostafa

February/2016

Cairo, Egypt

The American University in Cairo

School of Science and Engineering (SSE)

An Electrocardiogram Readout Circuit Based on CMOS Operational Floating Current Conveyor

A Thesis Submitted by

Nermine Maher Edward Benyamin

Submitted to Department of Electronics

February /2016

In partial fulfillment of the requirements for

The degree of Master of Science

has been approved by

Thesis Supervisor

Affiliation:

Date \_\_\_\_\_

Thesis first Reader

Affiliation:

Date \_\_\_\_

Thesis Second Reader

Affiliation:

Date \_\_\_\_\_

Department Chair

Date \_\_\_\_\_

Dean of SSE

Date \_\_\_\_\_

To my Family,

You Mean The World To Me.

A dream doesn't become reality through magic; it takes sweat, determination and hard work. COLIN POWELL

### Acknowledgment

First of all, I would like to thank God for all what He granted me in my life in every single aspect. I believe that God has provided me with blessings, care and guidance throughout my way.

I would like to thank my parents and my brother for their support and encouragement during my entire life. My dear husband, George, thanks very much for your great support. It is really difficult to express my deep gratitude, appreciation and love towards my family because of whom I seek my post-graduate studies.

I would like to show my gratitude to my supervisor Prof. Yehea Ismail for the great opportunity that he gave me. I would like to thank him for his support and guidance.

I would like also to express my gratitude to Dr. Yehya Ghallab and Dr. Hassan Mostafa for their help and great effort that they exerted during my research. They provided me with all the facilities that I need in my research.

Finally, I would like to express my gratitude to Dr. Ayman Elezabi and Dr. Karim Seddik for their support during my master's studies.

### Abstract

Electrocardiogram (ECG) is used in diagnosing heart diseases. It is designed as integration between current-mode instrumentation amplifiers (CMIA) and low pass filter (LPF). Normal heart behavior can be identified simply by normal ECG that consists of signal while heart disorder can be recognized by having differences in the features of their corresponding ECG waveform.

A novel integrated CMOS-based operational floating current conveyor (OFCC) circuit is proposed. OFCC is a five port general purpose analog building block which combines all the features of different current mode devices such as the second generation current conveyor (CCII), the current feedback operational amplifier (CFA), and the operational floating conveyor (OFC).

The OFFC is modeled and simulated using UMC 130nm CMOS technology kit in Cadence with a supply voltage 1.2V. The ECG readout circuit has been designed using the proposed OFCC as a building block. The advantages of this: it is integrated, noise factor is small as the proposed OFCC has the lowest input noise voltage and the layout is simple as it is a single block that can be repeated several times.

# **Table of Contents**

| Abstract  | t      | iv                                              |
|-----------|--------|-------------------------------------------------|
| List of F | figure | sviii                                           |
| List of T | Tables | x                                               |
| List of S | Symbo  | olsxi                                           |
| List of A | Abbre  | viations and Nomenclaturexiii                   |
| Chapter   | 1: Int | roduction1                                      |
| 1.1       | Intro  | duction1                                        |
| 1.2       | Moti   | ivation2                                        |
| 1.3       | Thes   | sis Outline                                     |
| Chapter   | 2: Cu  | rrent mode devices                              |
| 2.1       | Intro  | oduction                                        |
| 2.2       | Amp    | blifier Circuits                                |
| 2.3       | Feed   | lback Amplifiers and Feedback Topologies5       |
| 2.4       | Curr   | ent mode devices                                |
| 2.4       | .1     | Current Conveyor                                |
| 2.4       | .2     | Current-Feedback Amplifier (CFA) 10             |
| 2.4       | .3     | Operational Floating Conveyor (OFC) 11          |
| 2.4       | .4     | Operational Floating Current Conveyor (OFCC) 13 |
| 2.5       | Curr   | rent Mode Devices vs. Voltage Mode Devices      |
| 2.5       | .1     | CFA and VFA in Closed Loop Configuration16      |
| 2.5       | .2     | CFA and VFA in Open Loop Configuration16        |
| 2.6       | Nois   | e in Amplifier Circuits                         |
| 2.7       | Cone   | clusion                                         |

| Chapter  | 3: Proposed OFCC circuit                                            | . 23 |  |  |  |  |  |  |
|----------|---------------------------------------------------------------------|------|--|--|--|--|--|--|
| 3.1      | Introduction                                                        |      |  |  |  |  |  |  |
| 3.2      | Proposed Operational Floating Conveyor (OFC)                        |      |  |  |  |  |  |  |
| 3.3      | Proposed Design of OFCC                                             | . 25 |  |  |  |  |  |  |
| 3.4      | Simulation Results                                                  | . 28 |  |  |  |  |  |  |
| Chapter  | 4: Applications based on OFCC                                       | . 32 |  |  |  |  |  |  |
| 4.1      | Introduction                                                        | . 32 |  |  |  |  |  |  |
| 4.2      | Non-inverting voltage amplifier                                     | . 32 |  |  |  |  |  |  |
| 4.3      | Current mode instrumentation amplifier                              | . 34 |  |  |  |  |  |  |
| 4.3      | 1 Designing using two CCII+                                         | . 35 |  |  |  |  |  |  |
| 4.3      | 2 Designing using three CCII+                                       | . 36 |  |  |  |  |  |  |
| 4.3      | 3 Designing using two op-amps working in conjunction with two CCII+ | . 37 |  |  |  |  |  |  |
| 4.3      | 4 Proposed integrated CMOS based CMIA                               | . 38 |  |  |  |  |  |  |
| 4.3      | 5 Simulation Results                                                | . 41 |  |  |  |  |  |  |
| 4.4      | Universal Filters                                                   | . 44 |  |  |  |  |  |  |
| 4.4      | 1 Introduction                                                      | . 44 |  |  |  |  |  |  |
| 4.4      | 2 Universal Filter with three inputs and single output              | . 44 |  |  |  |  |  |  |
| 4.4      | 3 Simulation Results                                                | . 46 |  |  |  |  |  |  |
| 4.5      | Electrocardiography                                                 | . 49 |  |  |  |  |  |  |
| 4.5      | 1 Introduction                                                      | . 49 |  |  |  |  |  |  |
| 4.5      | 2 Circuit Design                                                    | . 50 |  |  |  |  |  |  |
| 4.5      | 3 Simulation Results                                                | . 53 |  |  |  |  |  |  |
| Conclus  | on                                                                  | . 54 |  |  |  |  |  |  |
| Future w | vork                                                                | . 54 |  |  |  |  |  |  |
| Appendi  | x (A)                                                               | . 55 |  |  |  |  |  |  |
| Unive    | rsal Filter                                                         | . 55 |  |  |  |  |  |  |

| Low-Pass Filter:   | 55 |
|--------------------|----|
| Band-Pass Filter:  | 56 |
| High- Pass Filter: | 57 |
| References         | 58 |
| Publications       | 62 |

# **List of Figures**

| Figure 2-1: Equivalent circuits for different amplifier circuits a) Current-Controlled |
|----------------------------------------------------------------------------------------|
| Voltage Source b) Voltage-Controlled Voltage Source c) Voltage-Controlled Current      |
| Source d) Current-Controlled Current Source                                            |
| Figure 2-2: General negative feedback block diagram                                    |
| Figure 2-3: First order BJT CC (CCI)                                                   |
| Figure 2-4: Block diagram of CCI9                                                      |
| Figure 2-5: Block diagram of CCII9                                                     |
| Figure 2-6: Block Diagram of CFA 10                                                    |
| Figure 2-7: CFA equivalent circuit 11                                                  |
| Figure 2-8: Block diagram of OFC using CFA and current mirror 12                       |
| Figure 2-9: Block diagram of OFC using two CCII+ blocks and one noninverting 13        |
| Figure 2-10: Block diagram of OFCC 13                                                  |
| Figure 2-11: Feedback amplifier (a) Inverting configuration (b) Non-inverting          |
| configuration                                                                          |
| Figure 2-12: VFA equivalent circuit                                                    |
| Figure 2-13: VFA gain vs. Frequency                                                    |
| Figure 2-14: CFA gain vs. Frequency                                                    |
| Figure 2-15: Basic CFA circuit                                                         |
| Figure 2-16: Basic VFA circuit                                                         |
| Figure 2-17: Noise model of CMOS amplifier circuit                                     |
| Figure 3-1: Proposed OFC circuit schematic                                             |
| Figure 3-2: Proposed OFCC circuit schematic                                            |
| Figure 3-3: Input terminals voltage tracking Vx/Vy                                     |
| Figure 3-4: Input resistance rx                                                        |
| Figure 3-5: Input resistance ry                                                        |
| Figure 3-6: Open loop transimpedance Z <sub>T</sub>                                    |
| Figure 3-7: Output terminals current tracking I <sub>z+</sub> /I <sub>w</sub>          |
| Figure 3-8: Output terminals current tracking Iz-/Iw                                   |

| Figure 4-1: Non-inverting voltage amplifier configuration                                   |
|---------------------------------------------------------------------------------------------|
| Figure 4-2: Frequency characteristics of the voltage gain of the non-inverting voltage      |
| amplifier                                                                                   |
| Figure 4-3: Two CCII+ CMIA                                                                  |
| Figure 4-4: Three CCII+ CMIA                                                                |
| Figure 4-5: Two CCII+ used in conjunction with two Op-amp CMIA                              |
| Figure 4-6: Proposed CMIA circuit                                                           |
| Figure 4-7: Gain for different values of R <sub>G</sub>                                     |
| Figure 4-8: Second order universal filter                                                   |
| Figure 4-9: Magnitude response of the second-order universal filter in the Low-Pass         |
| Filter                                                                                      |
| Figure 4-10: Phase response of the second-order universal filter in the Low-Pass Filter 46  |
| Figure 4-11: Magnitude response of the second-order universal filter in the Band-Pass       |
| Filter                                                                                      |
| Figure 4-12: Phase response of the second-order universal filter in the Band-Pass Filter 47 |
| Figure 4-13: Magnitude response of the second-order universal filter in the High-Pass       |
| Filter                                                                                      |
| Figure 4-14: Phase response of the second-order universal filter in the High-Pass Filter 48 |

## **List of Tables**

| Table 2-1: Ideal Values of Input and Output impedances for Amplifiers    | 5  |
|--------------------------------------------------------------------------|----|
| Table 2-2: The four feedback circuit topologies                          | 7  |
| Table 2-3: The closed loop gain of both CFA and VFA circuits             | 16 |
| Table 3-1: Transistors aspect ratios                                     | 26 |
| Table 3-2: Comparison between the proposed and other OFCC & OFC circuits | 31 |
| Table 4-1: Comparison between the proposed and other CMIA circuits       | 43 |

## **List of Symbols**

Av: Open loop voltage amplifier gain (Volt/Volt) C: the effective output capacitance of the CCII+ C<sub>C</sub>: Compensation capacitor (Farad) en: Input noise voltage (Volt/sqrt(Hz)) G: The closed loop gain Gexact: The closed loop gain of the actual VFA. Gideal: The closed loop gain of ideal amplifier. hil: The current tracking accuracy at Z+ terminal ( $I_{Z+}$ ) hi2: The current tracking accuracy at Z- terminal (Iz-) hv: The voltage tracking accuracy IB: Input bias current (Ampere) Iw: Output current at terminal W I<sub>Z+</sub>: Output current at terminal Z+ Iz-: Output current at terminal Z-RF: Feedback resistance of CFA circuit (Ohm) R<sub>G</sub>: the gain setting resistor R<sub>L</sub>: Load resistance (Ohm) R<sub>W</sub>: Feedback resistance of OFCC circuit (Ohm) rx: Open loop input resistance (Ohm) V<sub>IN</sub>: Input voltage (Volt) VIO: Input offset voltage (Volt) V<sub>OUT</sub>: Output voltage (Volt) X<sub>ERROR</sub>: Error signal (voltage or current) X<sub>F</sub>: Output signal of the feedback network (voltage or current) X<sub>IN</sub>: Error signal (voltage or current) Xout: Feedback signal (voltage or current)  $\epsilon_{i+}$ : The current tracking error at Z+ terminal  $\epsilon_{i-}$ : The current tracking error at Z- terminal

- $\varepsilon_v$ : The voltage tracking error
- $\omega_{o}:$  The natural frequency
- Q: Quality factor

### $Z_T(s)$ : The single pole frequency dependent open loop transimpedance.

### **List of Abbreviations and Nomenclature**

AC: Alternating current BJT: Bipolar junction transistor BPF: Band pass filter **BW:** Bandwidth CCCS: Current controlled current source CCI: First generation current conveyor CCII: Second generation current conveyor CCII+: Positive second generation current conveyor CCII-: Negative second generation current conveyor CCVS: Current controlled voltage source CFA: Current feedback amplifier CMOS: Complementary Metal Oxide Semiconductor CMRR: Common mode rejection ratio dB: Decibel DC: Direct current GBP: Gain bandwidth product GND: Ground (Zero voltage) HPF: High pass filter Hz: Hertz kHz: 10E3 hertz KΩ: 10E3 ohm LOC: Lab-On-a-Chip LPF: Low pass filter mA: 10E-3 ampere MHz: 10E6 hertz MOSFET: Metal-oxide-semiconductor field-effect transistor Rms: Root mean square V: Volt

VB1: DC bias voltage 1
VB2: DC bias voltage 2
VCCS: Voltage-controlled voltage source
VCVS: Voltage-controlled current source
VFA: Voltage feedback amplifier
µm: 10E-6 meter

### **Chapter 1: Introduction**

### **1.1 Introduction**

Heart diseases can be detected by using electrocardiogram (ECG). It yields by a nerve impulse stimulus to a heart, where the current is diffused around the surface of the body. The voltage drop will vary between  $\mu V$  to mV with an impulse variation. To record and display the ECG signal, this very small amplitude of impulse needs a couple of thousand times of amplification. In our design, the circuit is used to remove the noise and amplify the ECG signal [1].

Analog signal processing has an important role nowadays in both Lab-On-A-Chip (LOC) and communication systems. A LOC is a device that integrates one or more circuit performing different functions on a single chip. The main part of the LOC system is the read out circuit and to build this circuit, the amplifier circuit is needed. The amplifier circuit can be implemented using either a current mode or a voltage mode.

Digital and analog applications can be built using either bipolar junction transistor (BJT) or metal oxide semiconductor field effect transistor (MOSFET). In most of the applications nowadays MOSFET is used although it is slower than the BJT but on the other side it has lower power consumption. In addition, it is smaller in size than the BJT. Moreover, it permits large number of transistors to be packed together before heat problem happens [2–5].

For the voltage mode amplifier, the voltage signal is processed by the amplifier circuit. On the other hand, for the current mode amplifier the current signal is processed by the amplifier circuit.

Originally, voltage mode was used in amplifier circuits then current mode has started to take place [6]. Both the voltage and current modes can be used in the same applications but they have different characteristics. The advantages and disadvantages of both the voltage and current mode is discussed in chapter two. There are different current mode circuits such as the first generation current conveyor (CCI), the second generation current conveyor (CCII), the current-feedback amplifier (CFA), the operational floating conveyor (OFC), and the operational floating current conveyor (OFCC).

This research presents a novel integrated CMOS current mode circuit, titled, operational floating current conveyor (OFCC).

### **1.2 Motivation**

Design an integrated ECG read out circuit that have low input noise voltage with miniaturized blocks depending on current mode circuit; as there are many disadvantages in the voltage mode circuit such as having a constant gain-bandwidth product which affects the bandwidth of the amplifier by reducing and also the slew rate is low in the voltage mode circuit.

OFCC is a current mode circuit which overcomes the previous problems that occurs in the voltage mode circuits [7]. OFCC can be used in many applications, which will be discussed in chapter 4.

The OFCC circuit was firstly proposed by Khan. It was designed using discrete elements based on discrete BJTs and a commercial current-feedback amplifier (AD846) [8].

### **1.3 Thesis Outline**

This thesis is organized in five chapters and one appendix as follows:

Chapter 1 presents a general introduction for the proposed amplifier circuit and describes the motivation of this work.

Chapter 2 discusses the differences between current and voltage mode devices. It presents the classification of the amplifiers in addition to the different types of current mode devices. The noise in amplifier circuits is presented as well.

In Chapter 3, the proposed design for OFCC circuit as well as a discussion comparing the advantages of the proposed OFCC with other existing circuits is presented.

Chapter 4 presents different applications based on OFCC, such as a non-inverting voltage amplifier, current mode instrumentation amplifier and universal filter. Moreover, an integrated ECG readout circuit based on OFCC as a building block is presented and discussed.

Chapter 5 contains the conclusion and the future work.

The derivations of the used equations in chapters 4 are introduced in appendix A.

### **Chapter 2: Current mode devices**

### **2.1 Introduction**

In this chapter, a brief literature review of the different types of current mode devices like first generation current conveyor (CCI), second generation current conveyor (CCII), the current feedback amplifier (CFA), the operational floating conveyor (OFC), and the operational floating current conveyor (OFCC) is presented. Also, the difference between current mode (represented by CFA) and voltage mode (represented by VFA) devices is discussed. In addition, at the end of this chapter there is a brief discussion of the noise and its different sources as the noise in analog circuits is an important parameter which may affect the output signal.

### **2.2 Amplifier Circuits**

The power and/or amplitude of a signal is increased using the electronic amplifier by taking power from the DC power supply and controlling the output to match the input signal shape but with larger amplitude.

The gain of the amplifier circuit can be defined as:

- 1. The ratio between the output and the input voltages.
- 2. Or the ratio between the output and the input power.
- 3. Or any other combination of current, voltage and power.

There are four types of amplifiers depending on the types of the input and output signals of the amplifiers. Table 2-1 shows the ideal input/output impedance values of the four amplifier types. Figure 2-1 shows an ideal equivalent circuit for each [9].

| Amplifier type             | Dependent | Input     | Output    |
|----------------------------|-----------|-----------|-----------|
|                            | source    | impedance | impedance |
| Transresistance Amplifier  | CCVS      | 0         | 0         |
| Voltage Amplifier          | VCVS      | $\infty$  | 0         |
| Transconductance Amplifier | VCCS      | $\infty$  | 8         |
| Current Amplifier          | CCCS      | 0         | $\infty$  |

Table 2-1: Ideal Values of Input and Output impedances for Amplifiers



Figure 2-1: Equivalent circuits for different amplifier circuits a) Current-Controlled Voltage Source b) Voltage-Controlled Voltage Source c) Voltage-Controlled Current Source d) Current-Controlled Current Source [9]

# 2.3 Feedback Amplifiers and Feedback

### **Topologies**

Normally, the amplifier circuit is used in a feedback configuration. The feedback system can be either positive feedback or negative feedback. Oscillator circuits use a positive feedback configuration. On the other hand, a stable amplifier circuit or an oscillator circuit under certain conditions (named as Barkhausen condition which depends on the loop gain of the feedback system) use negative feedback [10].

The advantages of the negative feedback system are: 1) it minimizes circuit distortion, 2) increases the bandwidth of the system, 3) improves the input and output impedance of the amplifier circuit and 4) lessens sensitivity of the output to the component variations. Figure 2-2 shows a general negative feedback block diagram.



Figure 2-2: General negative feedback block diagram [9]

X<sub>OUT</sub>: is the output signal of the system (voltage or current).

X<sub>IN</sub>: is the input signal of the system (voltage or current).

XERROR: is the error signal (input signal of amplifier).

X<sub>F</sub>: is the output signal of the feedback network.

A: is the open loop gain of the amplifier.

 $\beta$ : is the gain of the feedback network.

The overall gain of the system [9]:

$$G = \frac{X_{OUT}}{X_{IN}} = \frac{A}{1+\beta A}$$
(2-1)

 $\beta$ A: is defined as the loop-gain

 $(1+\beta A)$ : is the amount of feedback

G: is the closed loop gain

There are four feedback topologies according to the type of input and output signals of the system: Shunt-Shunt, Series-Series, Shunt-Series, and Series-Shunt topology. Table 2 summarizes amplifier type, amplifier gain, feedback gain, input signal type, output signal type and the closed loop gain for each type for the four feedback topologies [9].

| Feedback<br>Topology          | Input<br>Connection | Output<br>Connection | Input<br>Signal | Output<br>Signal | Amplifier Type                | Amplifier<br>Gain                     | Feedback<br>Network<br>Gain               | Closed Loop<br>Gain                                                             |
|-------------------------------|---------------------|----------------------|-----------------|------------------|-------------------------------|---------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------|
| Shunt-<br>Shunt<br>Feedback   | Shunt               | Shunt                | Current         | Voltage          | Transimpedance<br>amplifier   | $A_{\rho} = \frac{V_{OUT}}{I_{IN}}$   | $\beta_{\sigma} = \frac{I_{IN}}{V_{OUT}}$ | $G = \frac{V_{OUT}}{I_{IN}}$ $= \frac{A_{\rho}}{1 + \beta_{\sigma} A_{\rho}}$   |
| Series-<br>Series<br>Feedback | Series              | Series               | Voltage         | Current          | Transconductance<br>amplifier | $A_{\sigma} = \frac{I_{OUT}}{V_{IN}}$ | $\beta_{\rho} = \frac{V_{IN}}{I_{OUT}}$   | $G = \frac{I_{OUT}}{V_{IN}}$ $= \frac{A_{\sigma}}{1 + \beta_{\rho} A_{\sigma}}$ |
| Shunt-<br>Series<br>Feedback  | Shunt               | Series               | Current         | Current          | Current amplifier             | $A_I = \frac{I_{OUT}}{I_{IN}}$        | $\beta_I = \frac{I_{IN}}{I_{OUT}}$        | $G = \frac{I_{OUT}}{I_{IN}}$ $= \frac{A_I}{1 + \beta_I A_I}$                    |
| Series-<br>Shunt<br>Feedback  | Series              | Shunt                | Voltage         | Voltage          | Voltage amplifier             | $A_V = \frac{V_{OUT}}{V_{IN}}$        | $\beta_V = \frac{V_{IN}}{V_{OUT}}$        | $G = \frac{V_{OUT}}{V_{IN}}$ $= \frac{A_V}{1 + \beta_V A_V}$                    |

### Table 2-2: The four feedback circuit topologies [9]

### 2.4 Current mode devices

The voltage mode devices suffer from having a constant gain-bandwidth product which means that when its gain starts to be increased, the bandwidth is decreased [11]. Current mode devices overcome the gain dependent bandwidth limitation so they have been used as active elements at the circuits that work at high frequencies.

### 2.4.1 Current Conveyor

Firstly the current conveyor was presented by Sedra in 1968, and then it was not vibrant what compensations the current conveyor introduced over the conventional opamp [12]. After that subsequent formulation in 1970 [13] and Current Conveyor has become one of the most important building blocks of current mode circuits.

#### 2.4.1.1 First Generation Current Conveyor (CCI)

The first circuit design of the CCI using bipolar transistors is shown in Figure 2-3. The input current at the input terminal X is conveyed to the output terminal Z (current tracking action) and at the same time there is a voltage tracking action between the two input terminals X and Y, as shown in Figure 2-4 [14].



Figure 2-3: First order BJT CC (CCI) [14]



Figure 2-4: Block diagram of CCI [14]

The operation of the CCI can be described using the following operation matrix equation:

| $[I_Y]$ | [ <b>0</b> ] | 0 | 0] [V <sub>Y</sub> ]               |       |
|---------|--------------|---|------------------------------------|-------|
| $ V_X $ | = 1          | 0 | $0   I_X $                         | (2-2) |
| $[I_z]$ | L0           | 1 | $0 \left\lfloor V_Z \right\rfloor$ |       |

Wideband current measuring device and a negative impedance converter (NIC) were the first two applications using the CCI as a main block [15][16].

#### 2.4.1.2 Second Generation Current Conveyor (CCII)

To improve the performance of the CCI, the second-generation current conveyor (CCII) was first introduced in [13][17]. It has two versions: the first one is the positive second generation current conveyor CCII+ which copies the current from a low output impedance node to a high output impedance node with the same phase and magnitude. The second one is the negative second generation current conveyor CCII- which also copies the current from low impedance to a high impedance node with the same magnitude but out of phase which is shown in Figure 2-5 [7].



Figure 2-5: Block diagram of CCII [13]

The operation of the CCII can be described using the following operation matrix equation:

$$\begin{bmatrix} I_Y \\ V_X \\ I_z \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 \\ 1 & 0 & 0 \\ 0 & \pm 1 & 0 \end{bmatrix} \begin{bmatrix} V_Y \\ I_X \\ V_Z \end{bmatrix}$$
(2-3)

The input terminal Y has no input current which means that this terminal has high input impedance. The output current at terminal Z  $(I_z)$  has the same magnitude as the input current at terminal X  $(I_X)$  but it could be either in phase (CCII+) or out of phase (CCII-) with  $I_X$ .

### 2.4.2 Current-Feedback Amplifier (CFA)

Based on the CCII+, the current feedback amplifier (CFA) was firstly invented by David Nelson. It was designed by using the same topology as a CCII followed by a buffer, as shown in Figure 2-6 [18]-[19].



Figure 2-6: Block Diagram of CFA [18]

The CFA equivalent circuit is shown in Figure 2-7. It has two input terminals. The first input terminal is the inverting input terminal (X) with low input impedance ideally short circuit. The second input (Y) is the noninverting input terminal which has very high input impedance ideally open circuit.

The CFA circuit has a voltage-tracking action between its two input terminals X and Y. The buffer is used to model the voltage-tracking between the two input terminals of the CFA.



Figure 2-7: CFA equivalent circuit [20]

The output terminal  $V_{OUT}$  has very low output impedance ideally short circuit. The output voltage at this terminal is equal to the input current of the inverting terminal X times the total transimpedance of the current feedback amplifier  $Z_T$ .

The CFA circuit can only work in a closed-loop configuration. Also, the CFA circuit has an optimum feedback resistance which improves its stability and at the same time it has an effect on its bandwidth [21].

### 2.4.3 Operational Floating Conveyor (OFC)

As the CCII became part of the current-feedback amplifier circuit construction; the CFA became a part of the construction of other circuits as the operational floating conveyor (OFC) that was introduced by Toumazou, Payne, and Lidgey in 1991 as shown in Figure 2-8 [22].



Figure 2-8: Block diagram of OFC using CFA and current mirror [22]

CFA circuit is the input stage of OFC circuit. The OFC circuit has two outputs; the first output terminal is the W terminal which is the output of the CFA. The second output terminal Z is the output of the current mirror circuit which has high output impedance. The current mirror controls the relation between the two output nodes which conveys the output current from node W to node Z. The basic difference between the OFC and CFA is the high output impedance at Z terminal which increases the OFC's versatility and enables accurate closed-loop current tracking.

To improve bandwidth and provide smaller power dissipation a new design was proposed [23]. Also, it has simpler block diagram as shown in Figure 2-9 which makes it is easier to replace one block without much effect on the other blocks of the OFC realization. The first CCII+ is used to perform the voltage tracking at the input port between terminals Y and X. The second CCII+ is used to perform the required current tracking at the output port between terminals W and Z. To provide the output voltage at terminal W, the input current at terminal X is multiplied by the transimpedance amplifier gain.



Figure 2-9: Block diagram of OFC using two CCII+ blocks and one noninverting [23]

The operation of the OFC can be described using the following operation matrix equation:

| $\begin{bmatrix} V_X \\ I_Y \end{bmatrix}$ |   | 0<br>0                                   | 1<br>0 | 0<br>0  | $\begin{bmatrix} 0 \\ 0 \end{bmatrix} \begin{bmatrix} I_X \\ V_Y \end{bmatrix}$ |       |
|--------------------------------------------|---|------------------------------------------|--------|---------|---------------------------------------------------------------------------------|-------|
| $\begin{bmatrix} V_W \\ I_Z \end{bmatrix}$ | = | $\begin{bmatrix} Z_T \\ 0 \end{bmatrix}$ | 0<br>0 | 0<br>-1 | $\begin{array}{c c} 0 & I_W \\ 0 & V_Z \end{array}$                             | (2-4) |

### 2.4.4 Operational Floating Current Conveyor (OFCC)

The Operational Floating Current Conveyor (OFCC) is a five-port general purpose analog building block. The transmission properties of OFCC are similar to OFC and CFA as they have very low input impedance compared to the current conveyor circuits, but OFCC has additional high output impedance terminal which makes the device having better flexibility than the CFA and OFC [8].

#### 2.4.4.1 OFCC Characteristics

The OFCC has two input terminals X &Y and has three output terminals W, Z+ and Z- as shown in Figure 2-10 [24].



Figure 2-10: Block diagram of OFCC [24]

The first input terminal X is a low impedance current input terminal. The second input terminal Y is a high input impedance voltage input terminal, as the OFCC has a current feedback amplifier at its input stage. On the other hand, the W terminal is the output voltage terminal of the current feedback amplifier, and has low output impedance. Both Z+ and Z- are high impedance output current terminals. The Z+ terminal has an output current equal in phase and magnitude to the W terminal. The Z- terminal has an output current which has the same magnitude as the W terminal's current but is 180° out of phase.

#### 2.4.4.2 OFCC Operation

There is an input current flowing at node X as it has very low input impedance (ideally zero). This current is multiplied by the open loop transimpedance gain ( $Z_T$ ) to produce an output voltage at node W. There is a voltage tracking between the two input terminals (X and Y). The voltage at the high input impedance node Y appears at the second low input impedance node X.

The output terminal W has two kinds of output signals. The first output signal is the voltage which is equal to the input current of the input terminal X times the total transimpedance ( $Z_T$ ) of the circuit. The second output signal of the W terminal is the current: it flows from this node W and depends on the load of the circuit. This current is conveyed to node Z+ with the same magnitude and phase and to Z- with the same magnitude but 180° out of phase.

To conclude, the OFCC has two types of tracking actions. The first one is the voltage tracking between the two input terminals X and Y of the OFCC. The second one is the current tracking between the output terminals W, Z+, and Z- of the OFCC.

The operation of the exact OFFC can be described using the following operation matrix equation:

| I | Γ <i>Ι</i> Υ ] |   | ΓΟ    | 0      | 0              | 0 | 0 ך <i>V<sub>Y</sub></i> דך              |      |
|---|----------------|---|-------|--------|----------------|---|------------------------------------------|------|
|   | $V_X$          |   | $h_v$ | 0      | 0              | 0 | $0 \mid I_X \mid$                        |      |
|   | $V_W$          | = | 0     | $-z_T$ | 0              | 0 | $0 \left[ \left  I_{W} \right  \right] $ | 2-5) |
|   | $I_{Z+}$       |   | 0     | 0      | $h_{i1}$       | 0 | $0  V_{Z+}  $                            |      |
|   | $I_{Z-}$       |   | L o   | 0      | $-h_{i2}^{-1}$ | 0 | $0 ] [v_{z-}]$                           |      |

 $h_v$  is the voltage tracking and it is equal to  $(1 - \epsilon_v)$ , where  $\epsilon_v$  is the voltage tracking error. Both  $h_{i1}$  and  $h_{i2}$  are the current tracking for both the Z+ and Z- terminals respectively. The coefficient  $h_{i1}$  is equal to  $(1 - \epsilon_{i+})$  and  $h_{i2}$  is equal to  $(1 - \epsilon_{i-})$ , where  $\epsilon_{i+}$  and  $\epsilon_{i-}$  are the current tracking errors of the high output impedance terminals, Z+ and Z- respectively.

The operation of the ideal OFFC can be described using the following operation matrix equation:

$$\begin{bmatrix} I_Y \\ V_X \\ V_W \\ I_{Z+} \\ I_{Z-} \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 & 0 \\ 1 & 0 & 0 & 0 & 0 \\ 0 & -z_T & 0 & 0 & 0 \\ 0 & 0 & 1 & 0 & 0 \\ 0 & 0 & -1 & 0 & 0 \end{bmatrix} \begin{bmatrix} V_Y \\ I_X \\ I_W \\ V_{Z+} \\ V_{Z-} \end{bmatrix}$$
(2-6)

# 2.5 Current Mode Devices vs. Voltage Mode Devices

Current mode and voltage mode devices each one of them have particular applications for which they are best matched. One of these applications is high speed application where the current mode devices are better due to the high slew rate capability of them.

An example of the current mode devices is the current feedback amplifier and an example of voltage mode devices is the voltage feedback amplifier. This section discusses the differences between them in two phases their closed loop characteristics & their open loop characteristics.

#### 2.5.1 CFA and VFA in Closed Loop Configuration



Figure 2-11: Feedback amplifier (a) Inverting configuration (b) Non-inverting configuration [25]

| Amplifier type | Inverting closed loop          | Non-inverting closed loop         |
|----------------|--------------------------------|-----------------------------------|
| VFA            | $G_{ideal} = \frac{-R_F}{R_I}$ | $G_{ideal} = 1 + \frac{R_F}{R_I}$ |
| CFA            | $G_{ideal} = \frac{-R_F}{R_I}$ | $G_{ideal} = 1 + \frac{R_F}{R_I}$ |

Table 2-3: The closed loop gain of both CFA and VFA circuits [25]

The closed loop configuration of an amplifier can be either inverting or noninverting as shown in Figure 2-11. The amplifiers have the same ideal closed loop gain regardless of whether CFA or VFA amplifiers are used [25].

#### 2.5.2 CFA and VFA in Open Loop Configuration

The differences between CFA and VFA start to appear in the open loop configuration. The most important difference between the two amplifiers is the gain-bandwidth product (GBP).

#### 2.5.2.1 Gain-bandwidth product (GBP) of CFA and VFA

I. Gain bandwidth product of VFA



Figure 2-12: VFA equivalent circuit [25]

The equivalent circuit of the open loop voltage feedback amplifier is shown in Figure 2-12 [25]; its ideal circuit characteristics are infinite non-inverting and inverting input impedances, Zero output impedance and infinite open loop gain.

Taking into consideration the non-ideal characteristics of the VFA, the non-inverting closed loop gain for the voltage feedback amplifier shown in Figure 2-11 (b) is [25]:

$$G_{exact} = \frac{V_{OUT}}{V_{IN}} = \frac{G_{ideal}}{1 + \frac{G_{ideal}}{A_{\nu}(s)}}$$
(2-7)

 $G_{exact}$ : is the closed loop gain of the actual VFA.

 $G_{ideal}$ : is the closed loop gain of ideal amplifier.

 $A_{\nu}(s)$ : is the dominant pole open loop voltage gain of the VFA.

Due to the Miller effect the open loop gain is decreased with increasing frequency in VFA. Figure 2-13 shows the open loop gain of VFA gain versus the frequency [25]. The open loop gain is approximated by a single pole frequency dependent function. The closed loop gain is inversely proportional with the bandwidth of the amplifier circuit which means that when the closed loop gain increases the bandwidth of the amplifier decreases and vice versa. This is known as a constant gain bandwidth product in VFA circuits.



Frequency (Log scale)

Figure 2-13: VFA gain vs. Frequency [25]

#### II. Gain Bandwidth Product of CFA

By referring to the open loop characteristics of the CFA in section 2.4.2 and taking into consideration the non-ideal characteristics of the CFA, the non-inverting closed loop gain for the current feedback amplifier shown in Figure 2-11 (b) is [25]:

$$G_{exact} = \frac{V_{OUT}}{V_{IN}} = \frac{G_{ideal}}{1 + \frac{R_F}{Z_T(s)}}$$
(2-8)

 $G_{exact}$ : is the closed loop gain of the exact CFA.

 $G_{ideal}$ : is the closed loop gain for ideal CFA.

 $Z_T(s)$ : is the single pole frequency dependent open loop transimpedance.

 $R_F$ : is the feedback resistor for CFA.

The Miller effect decreases the open loop gain for the voltage mode amplifier. The absence of the Miller effect in CFA circuit enables the CFA frequency response to have a dominant pole frequency higher than the dominant pole in the case of the VFA. The open loop transimpedance gain of the amplifier  $Z_T(s)$  is shown in Figure 2-14 [25]. The bandwidth in case of the open loop current amplifier circuit is wider than that of the open loop voltage amplifier circuit. The CFA circuit will have a variable gain bandwidth product as increasing or decreasing the closed loop gain won't affect the circuit bandwidth.



Frequency (Log scale)

Figure 2-14: CFA gain vs. Frequency [25]

#### 2.5.2.2 Bandwidth in VFA and CFA Circuits

The common topology of the CFA requires less gain stages than the VFA; this means less delay through the open-loop circuit which leads to higher bandwidth with the same power.

#### 2.5.2.3 DC Characteristics of VFA and CFA Circuits

The input stage of the VFA is a differential amplifier and has four main advantages in terms of battery operation. Firstly, it has low input offset voltage ( $V_{IO}$ ). Secondly, it has matched input bias currents ( $I_B$ ). Thirdly, it has high power supply rejection ratio (PSRR). Finally, it has good common mode rejection ratio (CMRR).
The input stage of the most common realization circuit of the CFA is a class AB buffer as shown in Figure 2-15 which has nonzero  $V_{IO}$  and unmatched I<sub>B</sub>[25].



Figure 2-15: Basic CFA circuit [25]

#### 2.5.2.4 Distortion in VFA and CFA Circuits

The overall distortion of the amplifier circuit is affected by the open loop distortion and the loop gain of the amplifier. The loop gain of the CFA circuit is much higher than that of VFA circuit, so the CFA tends to lead the VFA circuit. In the internal structure of the basic CFA circuit, as shown in Figure 2-15, each n-channel transistor has a corresponding p-channel transistor which is not the case in VFA circuits. This leads to having a low level of open loop distortion [25].

#### 2.5.2.5 Slew Rate

For CFA that is shown in Figure 2-15, the compensation capacitor (Cc) charged and discharged by current which can be fed by both transistors M7 and M10. There is no limit (ideally) to the slew rate of the CFA as this current is a dynamic current.

For VFA that is shown in Figure 2-16, it can be shown that the maximum current is bias current ( $I_{DC}$ ) with which the  $C_C$  can be charged or discharged [25].



Figure 2-16: Basic VFA circuit [25]

## 2.6 Noise in Amplifier Circuits

Noise in electronic circuits is a random signal. Noise sources can only be described by a probability density function (the most common probability density function is Gaussian,[26]) as they have amplitudes that vary randomly with time, so it is normally specified in root mean square value (RMS).

Noise can either be superimposed on the circuit by external sources or generated internally in the amplifier, from its associated passive components.

There are different types of noise in electronic circuits such as thermal noise, flicker noise, avalanche noise, burst noise, generation-recombination noise and shot noise. Thermal noise is the most effective noise parameter in the CMOS electronic circuits as it dominates noise's value presented in the CMOS electronic circuit [27].

The input noise voltage (en) source for CMOS differential amplifier circuits dominates the noise effect as the input terminals have true high input impedances (gate terminal of the MOSFETs). The noise model in this case can be expressed by only one voltage source at the noninverting input terminal of the amplifier as shown in Figure 2-17 [26].



Figure 2-17: Noise model of CMOS amplifier circuit [26]

## **2.7 Conclusion**

The OFCC circuit is a promising current mode device as it combines the entire current mode device features. Both the current mode and voltage mode devices have the same closed loop gain in the ideal case, but they have different open loop characteristics.

CFA have the following advantages compared to VFA:

- Overcome the gain dependent bandwidth limitation.
- Wider bandwidth.
- Higher gain.
- Higher slew rate.

## **Chapter 3: Proposed OFCC circuit**

### **3.1 Introduction**

In this chapter, a novel integrated CMOS based operational floating current conveyor (OFCC) is presented. The proposed OFFC is implemented in two stages. The first stage is an OFC and the second one is a current steering circuit.

# 3.2 Proposed Operational Floating Conveyor (OFC)

As described in chapter 2, there are two topologies that can be used in designing an operational floating conveyor. The first topology uses CFA circuit as a main part of the OFC circuit followed by a current mirror circuit as shown in Figure 2-8. The second one uses two CCII+ blocks, one noninverting transimpedance amplifier as shown in Figure 2-9. The second topology is the one that is used as the first stage in the proposed OFCC.

The proposed OFC circuit is shown in Figure 3-1. The first CCII+ (M1- M7) is used to perform the required voltage tracking action at the input port between terminals X and Y. In order to provide the output voltage at terminal W, the input current at terminal X is multiplied by the transimpedance amplifier gain  $Z_T$  (M8- M13). The transimpedance amplifier is working as follows; The input current at terminal X is mirrored by transistors M3, M4, M6 and M7 and the mirrored current will flow in the equivalent parasitic impedance of the gate terminal of M8, producing a voltage on it. This voltage is then amplified to produce the output voltage at terminal W. To perform the current following action at the output port between terminals W and Z, the second CCII+ (M14-M20) is used [23].



Figure 3-1: Proposed OFC circuit (schematic) [23]

Taking into consideration the finite value of the transistor transconductance  $g_m$  and drain to source conductance  $g_d$  and replacing each transistor by its small signal equivalent circuit, the small signal voltage transfer gain from the Y terminal to the X terminal is [23]:

$$A_{v} = \frac{v_{x}}{v_{y}} = \frac{g_{m1}}{g_{m1} + g_{d1} + \frac{g_{d3}(gd1 + 2g_{d5})}{(g_{d5} + g_{m3})}}$$
(3-1)

The small signal input resistance seen at terminal X is [23]:

$$r_x = \frac{(g_{d1} + 2g_{d5})}{(g_{m1} + g_{d1})(g_{m3} + g_{d5}) + g_{d3}(g_{d1} + 2g_{d5})}$$
(3-2)

The small signal open loop transimpedance gain Z<sub>t</sub> is [23]:

$$Z_{t} = \frac{g_{m12}g_{m13}g_{m14}}{(g_{d4}+g_{d7})(g_{d12}+g_{d10})(g_{m11}+g_{d13})(g_{m14}+g_{d14}+\frac{g_{d16}(g_{d14}+2g_{d18})}{(g_{d18}+g_{m16})}}$$
(3-3)

The output resistance at terminal Z is [23]:

$$r_z = \frac{1}{g_{d17} + g_{d20}} \tag{3-4}$$

## **3.3 Proposed Design of OFCC**

OFCC consists of an OFC as a first stage and a current steering circuit as a second stage. The current steering circuit (M21-M24) is used to change the phase of the mirrored current by 180°. The steered current is mirrored by transistors M25 and M26 to produce Iz- as shown in Figure 3-2.

The circuit is designed and simulated using UMC 130nm CMOS technology kit in Cadence. The DC power supply used is 1.2V. The bias voltages VB1 and VB2 are equal 800mV and 380mV respectively. Design parameters of the transistors are reported in Table 3-1. The transistor aspect ratios (W/L) are in ( $\mu$ m/ $\mu$ m).

| Transistor       | W/L       |
|------------------|-----------|
| M1, M2           | 4/0.46    |
| M3, M4, M11, M12 | 12.5/0.5  |
| M14, M15         | 10/0.25   |
| M16              | 30/0.12   |
| M17              | 30/0.14   |
| M5, M7, M10, M18 | 34.4/0.67 |
| M20              | 10/0.12   |
| M6, M8, M19      | 30/0.43   |
| M9, M13          | 28/0.5    |
| M21              | 30/0.14   |
| M22, M23, M24    | 60/0.25   |
| M25              | 160/0.35  |
| M26              | 80/0.35   |

### Table 3-1: Transistors aspect ratios



Figure 3-2: Proposed OFCC circuit schematic

## **3.4 Simulation Results**

The proposed circuit shown in Figure 3-2 is simulated using UMC 130nm CMOS technology kit in Cadence. The supply voltage of the proposed OFCC is 1.2V. The voltage tracking between X and Y terminals is presented in Figure 3-3. There is 0.4% error.



Figure 3-3: Input terminals voltage tracking Vx/Vy

The input resistance at terminal X is presented in Figure 3-4. It is equal  $8.83\Omega$ .



Figure 3-4: Input resistance rx



The input resistance at terminal Y is presented in Figure 3-5. It is equal  $30.8E12\Omega$ .

Figure 3-5: Input resistance r<sub>Y</sub>

The frequency characteristics of the open loop transimpedance between X and W ( $V_w/I_x$ ) is presented in Figure 3-6. It is equal 3.94K $\Omega$ .



Figure 3-6: Open loop transimpedance Z<sub>T</sub>

The output terminals current tracking  $I_{z+}/I_w$  and  $I_{z-}/I_w$  are presented in Figure 3-7 and Figure 3-8 respectively. There is 0.5% and 0.8% error respectively.



Figure 3-7: Output terminals current tracking I<sub>z+</sub>/I<sub>w</sub>



Figure 3-8: Output terminals current tracking Iz-/Iw

Table 3-2 shows a performance comparison between the proposed and currently used OFCC and OFC. The proposed design of the CMOS based OFCC circuit has the lowest internal resistance which is equal to  $8.83\Omega$  compared to the other two designs. Also the proposed design has the highest 3dB frequency (bandwidth) which increased by 97.5% and 30.2% compared to others [7][23] respectively. OFC circuit [23] is the highest DC open loop transimpedance gain which is equal to 29.6K $\Omega$ , the proposed design is higher than the OFCC circuit presented in [7] by 0.94K $\Omega$ . The power consumption in the proposed design is equal to 1.5mW which is higher than [7] by 0.4mW. However, OFCC presented in [7] is designed based on 90nm CMOS technology. The proposed design has a lower power consumption compared to [23] by about 0.9mW.

| OFC & OFCC Reference                | Proposed   | [7]      | [23]        |  |
|-------------------------------------|------------|----------|-------------|--|
| Technology                          | 130nm      | 90nm     | 500nm       |  |
| Supply (V)                          | +1.2       | +1.2     | ±1.5        |  |
| Input voltage dynamic range (V)     | 0.5 to 0.9 | 0 to 0.8 | -0.4 to 1.2 |  |
| Input resistance r <sub>x</sub> (Ω) | 8.83       | 20       | 30.2        |  |
| -3dB frequency (Bandwidth)          | 1.2GHz     | 30MHz    | 826MHz      |  |
| DC open loop transimpedance (kΩ)    | 3.94       | 3        | 29.6        |  |
| Power Consumption (mW)              | 1.5        | 1.1      | 2.4         |  |

Table 3-2: Comparison between the proposed and other OFCC & OFC circuits

## **Chapter 4: Applications based on OFCC**

## **4.1 Introduction**

OFCC is a versatile analog device as both its input and output ports are floating. It is designed to be used in a closed loop implementation with current feedback from terminal W to terminal X. There are many applications that can be designed in a closed loop such as: inverting voltage amplifier, non-inverting voltage amplifier, transresistance amplifier, transconductance amplifier, current mode instrumentation amplifier (CMIA) and universal filter. This chapter discusses only four applications based on OFCC, non-inverting voltage amplifier, CMIA, universal filter and electrocardiogram (ECG).

## 4.2 Non-inverting voltage amplifier

The non-inverting voltage amplifier is a voltage controlled voltage source (VCVS) and is shown in Figure 4-1 [23].



Figure 4-1: Non-inverting voltage amplifier configuration [23]

The voltage gain can be expressed as follows:

$$A_{\nu} = \frac{V_o}{V_i} = 1 + \frac{R_2}{R_1} \tag{4-1}$$

The single pole model transimpedance gain by taking the effect of the finite transimpedance gain,  $Z_t$ , and using the finite transimpedance single pole model can be expressed as:

$$Z_t(s) = \frac{Z_{to}}{1 + \frac{s}{w_o}}$$
(4-2)

 $Z_{to}$ : DC open loop transimpedance gain

#### $w_o$ : transimpedance cutoff frequency

The transimpedance gain  $Z_t(s)$  for high frequency applications:

$$Z_t(s) = \frac{1}{sC_p} \tag{4-3}$$

$$C_p = \frac{1}{Z_{to}w_o} \tag{4-4}$$

Applying KCL at terminal X:

$$I_x = \frac{V_i - V_0}{R_2} + \frac{V_i}{R_1}$$
(4-5)

Substituting by  $I_x = V_0/Z_t$  in eq. (4-5), the non-inverting voltage amplifier gain is given by:

$$A_{\nu} = \frac{V_o}{V_i} = \left(1 + \frac{R_2}{R_1}\right) \frac{1}{1 + \frac{R_2}{Z_t(s)}} = \left(1 + \frac{R_2}{R_1}\right) \varepsilon(s)$$
(4-6)

 $\varepsilon(s)$ : the error function

$$\varepsilon(s) = \frac{1}{1 + \frac{R_2}{Z_t(s)}} \tag{4-7}$$

By substituting from eq. (4-3) into eq. (4-7), the error function will be reduced to:

$$\varepsilon(s) = \frac{1}{1 + sR_2C_p} \tag{4-8}$$

The circuit is simulated using UMC 130nm technology kit in Cadence.  $R_1$ =10K and  $R_2$ = 5K, 90K and 200K. The different gains of the differential voltage amplifier are shown in Figure 4-2. For  $R_2$ = 5K, 90K and 200K the gain has an error equal to 0.67%, 0.3% and 0.4% respectively.



Figure 4-2: Frequency characteristics of the voltage gain of the non-inverting voltage amplifier

## 4.3 Current mode instrumentation amplifier

Instrumentation amplifiers are very important as they are used in many fields, such as medical instrumentation, the read-out circuit of biosensors, signal processing and data acquisition. One of the most important areas is the lab-on-a-chip, which requires the integration of the actuation and sensing parts, as well as the read-out circuit in a single chip. Lab-on-a-chip needs a wide bandwidth instrumentation amplifier to suppress any unwanted common-mode signal and amplify the differential signals [28]. There are two types of instrumentation amplifiers, they are the conventional voltage-mode instrumentation amplifiers (VMIAs) based on a voltage operational amplifier and current-mode instrumentation amplifiers (CMIAs) based on a current operational amplifier. As a result of the fixed gain bandwidth product of the operational amplifier, VMIAs have narrow bandwidth that is highly dependent on the gain. They need precise resistor matching to attain high common-mode rejection ratio (CMRR) [29–31].

On the other hand, CMIAs have better performance and wider frequency range of operation compared to VMIAs. CMIAs also do not require matched resistors [32]. Second-generation current conveyor (CCII) was used before in CMIAs.

### 4.3.1 Designing using two CCII+

CMIAs were designed using two CCII+ [33] as shown in Figure 4-3. This two CCII+ topology introduces a simple and symmetric circuit topology, and has a high CMRR without requiring matched resistors.



Figure 4-3: Two CCII+ CMIA [33]

The frequency dependent differential gain can be expressed as follows [33]:

$$A_d(s) = \frac{v_o}{v_{in1} - v_{in2}} = \frac{R_L}{R_G + 2R_X} \cdot \frac{1}{1 + sCR_L}$$
(4-9)

Rx: the equivalent input resistance at the X terminal

R<sub>G</sub>: the gain setting resistor

C: the effective output capacitance of the CCII+

RL: the load resistor

### 4.3.2 Designing using three CCII+

CMIAs were designed using three CCII+ [34] as shown in Figure 4-4. Comparing to the two CCII+ approach higher CMRR and higher differential gain will be reached using the three CCII+ approach.



Figure 4-4: Three CCII+ CMIA [34]

The differential gain can be computed as follows [34]:

$$A_d(s) = \frac{v_o}{v_{in1} - v_{in2}} = \frac{2R_L}{R_G + 2R_X} \cdot \frac{1}{1 + sCR_L}$$
(4-10)

As shown in (4-9) and (4-10) the differential gain of both designs is inversely proportional to  $R_X$  and the accuracy is limited by the tolerance of  $R_X$ , which is low. To improve the accuracy of the CMIA, two op-amps working in conjunction with two CCII+ [35] are used.

## 4.3.3 Designing using two op-amps working in conjunction with two CCII+

Figure 4-5 shows CMIA that was designed using two op-amps working in conjunction with two CCII+.





The differential gain of this CMIA is given as follows [35]:

$$A_d(s) = \frac{v_o}{v_{in1} - v_{in2}} = \frac{R_L}{R_G} \cdot \frac{1}{1 + \frac{s\tau}{1 + K\beta}}$$
(4-11)

 $\beta = R_G / (2R_X + R_G)$ 

RL: the load resistance

τ: the time constant of the op-ampK: the low-frequency gain of the op-amp

As shown in (4-11), the low-frequency gain is independent of R<sub>x</sub>, however the bandwidth is dependent on R<sub>x</sub>. This approach suffers from higher power consumption and a more complicated circuit topology when compared with the topologies shown in Figure 4-3 and Figure 4-4. On the other hand, it has a more accurate low-frequency differential gain than the two CCII+ based CMIA.

### 4.3.4 Proposed integrated CMOS based CMIA

The proposed CMIA circuit is based on operational floating current conveyor (OFCC), which has flexible characteristics with respect to other current-mode or voltage mode devices [36]. It consists of two OFCCs, two feedback resistors (Rw1 and Rw2), a gain-determined resistor (RG), and a ground load (RL), as shown in Figure 4-6.



Figure 4-6: Proposed CMIA circuit [36]

The negative feedback resistor between W and X allows the OFCC to operate at a positive or negative current-conveyor while simultaneously reducing the input resistance at X port [37]. Also, the dc stability as well as the transfer function accuracy is improved due to the negative feedback [32][35].

Taking into consideration both the voltage and current tracking errors of the OFCC, the current tracking error between ports X, Z+, and Z- is [38]:

$$\alpha = 1 - \varepsilon_+ \tag{4-12}$$

$$\gamma = 1 - \varepsilon_{-} \tag{4-13}$$

 $\mathcal{E}_+$ : the finite current tracking error at the high impedance output Z+

 $\mathcal{E}_{-}$ : the finite current tracking error at the high impedance output Z-

The port currents can be given as [38]:

$$i_{z+} = \alpha i_x \tag{4-14}$$

$$i_{z-} = \gamma i_x \tag{4-15}$$

The voltage tracking error between ports X and Y [38]:

$$\boldsymbol{\beta} = 1 - \boldsymbol{\varepsilon}_V \tag{4-16}$$

εν: the finite voltage tracking error at the low impedance X from the high input impedance node Y.

The voltage at nodes  $v_A$  and  $v_B$  can be given as [38]:

$$\boldsymbol{v}_A = \boldsymbol{\beta}_1 \boldsymbol{v}_{in1} \tag{4-17}$$

$$\boldsymbol{v}_B = \boldsymbol{\beta}_2 \boldsymbol{v}_{in2} \tag{4-18}$$

The resulting current  $i_x$  [38]:

$$i_x = \frac{v_A - v_B}{R_G} \tag{4-19}$$

$$i_{x} = \frac{(\beta_{1}v_{in1} - \beta_{2}v_{in2})}{R_{G}}$$
(4-20)

The output terminals currents [38]:

$$i_1 = \alpha_1 i_x = \frac{\alpha_1 (\beta_1 v_{in1} - \beta_2 v_{in2})}{R_G}$$
(4-21)

$$i_2 = \gamma_2 i_x = \frac{\gamma_2(\beta_1 v_{in1} - \beta_2 v_{in2})}{R_G}$$
(4-22)

The output voltage [38]:

$$v_o(s) = (i_1 + i_2)(R_L / / \frac{1}{sC_Z})$$
 (4-23)

and

$$C_{Z} = C_{Z+} + C_{Z-} \tag{4-24}$$

then,

$$v_o(s) = \frac{(\beta_1 v_{in1} - \beta_2 v_{in2})(\alpha_1 + \gamma_2)R_L}{R_G(1 + sC_Z R_L)}$$
(4-25)

When  $V_{in1}=V_{in2}=V_{cm}$ , the common-mode gain is equal [38]:

$$A_{CM}(S) = \frac{v_o}{v_{cm}} = \frac{(\beta_1 - \beta_2)(\alpha_1 + \gamma_2)R_L}{R_G(1 + sC_Z R_L)}$$
(4-26)

For ideal OFCCs,

$$\alpha_1 = \alpha_2 = \gamma_1 = \gamma_2 = \beta_1 = \beta_2 = 1$$

Then, the output voltage [38]:

$$v_o(s) = \frac{2R_L(v_{in1} - v_{in2})}{R_G(1 + sC_Z R_L)}$$
(4-27)

The output differential gain [38]:

$$A_d(s) = \frac{v_o}{v_{in1} - v_{in2}} = \frac{2R_L}{R_G(1 + sC_z R_L)}$$
(4-28)

From (4-28), it's clear that the differential gain can be adjusted and controlled by  $R_G$  without affecting the bandwidth of the CMIA.

#### 4.3.5 Simulation Results

The circuit is designed and simulated using UMC 130nm technology kit in Cadence. The DC power supply used is 1.2 Volt.

#### A. Differential Gain Measurements

To measure the differential gain of the proposed CMIA, we connected the input voltage to  $V_{in1}$  and connected  $V_{in2}$  to ground. Resistors  $R_{W1}$  and  $R_{W2}$  were set to 6.5K,  $R_L$  was set to 1K and  $R_G$  was tested at different values. Figure 4-7 shows the gain for different values of  $R_G$ .



Figure 4-7: Gain for different values of R<sub>G</sub>

The proposed topology for  $R_L/R_G=10$  exhibits a differential gain equal 20 with bandwidth 32.7MHz which its gain is double the CMIAs in [33][35] and has bandwidth higher than other CMIAs by 30.7 MHz as shown in Table 4-1. However, its gain is similar to the CMIA given in [34][38]. Moreover, the proposed topology is independent of  $R_X$  and the gain is independent of the bandwidth.

#### B. CMRR Measurements

To measure the CMRR of the circuit, two identical ac signal source  $V_{cm}$  are connected in series with the inputs. An AC analysis is carried out for finding the CMRR [39].

$$\frac{v_o}{v_{CM}} = \frac{1}{CMRR} \tag{4-29}$$

The proposed CMIA exhibits a CMRR magnitude 61dB and bandwidth 292MHz which is independent of gain. It has the lowest CMRR as it is lower than [38] by 19.7% on the other hand the bandwidth of the CMRR is the highest as it is higher than [38] by 57.8%.

The input noise voltage for the proposed CMIA is lower than [38] by 99.98%. It has the widest dynamic range and highest signal-to-noise ratio compared to the other circuits. It is an integrated circuit compared to others which are discrete [33] [34] [35] [38].

|           | Differential Gain For R <sub>L</sub> /R <sub>G</sub> =10 |                  |         | CMRR For $R_L/R_G = 10$ |          | Input noise | Number of          |         |             |
|-----------|----------------------------------------------------------|------------------|---------|-------------------------|----------|-------------|--------------------|---------|-------------|
| CMIA      |                                                          |                  |         |                         |          | voltage     | building           | Type of |             |
| Reference | Mag                                                      | -3 dB Freq       | Gain BW | Gain varies             | Mag (dB) | -3 dB Freq  | $nV/\sqrt{Hz}$ for | blocks  | integration |
|           | (Value)                                                  | (BW)             | (MHz)   | with BW                 | Mug (uD) | (BW)        | $R_L/R_G = 10$     | used    |             |
|           |                                                          |                  |         |                         |          |             |                    |         |             |
| [33]      | 9.09                                                     | 2MHz             | 18.18   | yes                     | 65       | 16kHz       | 20.6               | 2 CCII+ | Discrete    |
|           |                                                          |                  |         |                         |          |             |                    |         |             |
| [25]      | 10                                                       | 10 2MHz 20       | 20      | Voc                     | 65       | 161-11-     | 22.4               | 2 CCII+ | Discrete    |
| [33]      | 10                                                       | 21 <b>V111</b> 2 | 20      | yes                     | 05       | TORTIZ      | 22.4               | 2Op-amp | Discicle    |
|           |                                                          |                  |         |                         |          |             |                    |         |             |
| [34]      | 17.8                                                     | 1.4MHz           | 24.92   | no                      | 73       | 65kHz       | 19.8               | 3 CCII+ | Discrete    |
|           |                                                          |                  |         |                         |          |             |                    |         |             |
| [38]      | 20                                                       | 1.2MHz           | 24      | no                      | 76       | 185kHz      | 15.2               | 2 OFCC  | Discrete    |
|           |                                                          |                  |         |                         |          |             |                    |         |             |
| Proposed  | 20                                                       | 32.7MHz          | 654     | no                      | 61       | 292MHz      | 0.0032             | 2 OFCC  | Integrated  |
|           |                                                          |                  |         |                         |          |             |                    |         |             |

 Table 4-1: Comparison between the proposed and other CMIA circuits

## **4.4 Universal Filters**

#### 4.4.1Introduction

Second-order universal filter with three inputs and a single output is selected to test the efficiency of the designed OFCC circuit [40] and is used in designing ECG as will be mentioned in section 4.5.

#### 4.4.2Universal Filter with three inputs and single output

Figure 4-8 shows the proposed second order universal filter with three inputs and one output. The analysis of the transfer function is shown in Appendix A.

In general the transfer function is:

$$V_o = \frac{s^2 C_1 C_2 C_3 R_1 R_2 R_3 V_1 + s C_2 R_2 R_3 V_2 + R_1 V_3}{s^2 C_1 C_2 C_3 R_1 R_2 R_3 + s C_2 R_2 R_3 + R_1}$$
(4-30)

This circuit can analyze three types of filters, which are low pass, band pass and high pass filters. These can be done by changing the input node connections. For high pass filter,  $V_2$  and  $V_3$  are grounded and the input signal is  $V_1$ . For band pass filter,  $V_1$  and  $V_3$  are grounded and the input signal is  $V_2$ . For low pass filter,  $V_1$  and  $V_2$  are grounded and the input signal is  $V_3$ .

The natural frequency  $(\omega_0)$  and the quality factor (Q) are expressed as follows:

$$\boldsymbol{\omega}_{0} = \sqrt{\frac{1}{C_{1}C_{2}R_{2}R_{3}}} \tag{4-31}$$

$$Q = R_1 \sqrt{\frac{c_1}{c_2 R_2 R_3}}$$
(4-32)

Without affecting the performance of the OFCC circuit, controlling the natural frequency and the quality factor values can be done as they are independent of the feedback resistor R<sub>w</sub>.



Figure 4-8: Second order universal filter [41]

### **4.4.3Simulation Results**

The resistance  $R_1$  and  $R_3$  are set to 3.6K $\Omega$ ,  $R_2$  was set to 300 $\Omega$  and  $R_w$  was set to 1.5K. Also  $C_1$  and  $C_2$  are set to 19nF and 225nF respectively. The  $\omega_0$  is 14.72Kr/s and the Q is equal to 1.01.

#### 4.4.3.1 Low pass Filter



Figure 4-9: Magnitude response of the second-order universal filter in the Low-Pass

Filter



Figure 4-10: Phase response of the second-order universal filter in the Low-Pass

Filter

### 4.4.3.2 Band pass Filter



Figure 4-11: Magnitude response of the second-order universal filter in the Band-Pass Filter



Figure 4-12: Phase response of the second-order universal filter in the Band-Pass Filter

47

### 4.4.3.3 High pass Filter



Figure 4-13: Magnitude response of the second-order universal filter in the High-

**Pass Filter** 



Figure 4-14: Phase response of the second-order universal filter in the High-Pass Filter

## 4.5 Electrocardiography

### 4.5.1 Introduction

Electrocardiography (ECG) is the analysis of the electrical activity of human's heart over a period of time. The human body contains cells that act like batteries. Biopotentials are small electric potentials that is created from different ions outside and inside the cells' membranes [41]. Figure 4-15 shows the depolarization and repolarization of the cell that exist when there is a disturbance in a biopotential.



Figure 4-15: Depolarization and repolarization when there is a disturbance

Electrocardiograph (ECG) signals are made of the action potentials from different nodes in the heart as shown in Figure 4-16. Their measurement can be done by using the electrocardiogram (ECG).



Figure 4-16: ECG signal [41]

## 4.5.2 Circuit Design

The main function of the ECG is to filter noise of the small signal measured from the heart then to amplify it as their range vary from the microvolt to the millivolt. So, the ECG is composed of two LPF and one CMIA as shown in Figure 4-17.



Figure 4-17: Proposed ECG circuit

#### 4.5.2.1 Filter

The ECG signal is composed of noise that exist from the body and environment so using low pass filter helps to remove this noise. In designing the filter, we use the low pass filter as discussed in chapter 4. The resistors  $R_1$  and  $R_3$  are set to  $4K\Omega$ ,  $R_2$  is set to  $2k\Omega$  and  $R_w$  is set to 500. Also  $C_1$  and  $C_2$  are set to 10uF and 10pF respectively. The frequency will be 55 Hz as shown in Figure 4-18.





#### 4.5.2.2 Instrumentation Amplifier

ECG signals vary from the microvolt to the millivolt range. The signal measured has to be amplified due to this small rang. In addition, to eliminate large offset signals the amplifier should have a high common mode rejection ratio. The instrumentation amplifier that is used in designing the ECG is previously discussed in chapter 4. Resistors  $R_{W1}$  and  $R_{W2}$  are set to  $1K\Omega$ ,  $R_L$  and  $R_G$  are set to  $10K\Omega$  and  $50\Omega$  respectively. Also  $C_1$  and  $C_2$  are set to 10pF.

### **4.5.3 Simulation Results**

The circuit is designed and simulated using UMC 130nm CMOS technology kit in Cadence. The DC power supply used is 1.2 Volt. The input signal is in mV so the output has to be amplified in order to appear on the ECG monitor as shown in Figure 4-19. The gain will be equal 14.4



Figure 4-19: Input vs. output of ECG

## Conclusion

The first OFCC based ECG read out circuit is proposed. It is designed using two LPF and CMIA and simulated using UMC 130nm CMOS technology kit in Cadence.

An integrated CMOS based OFCC has been modeled and simulated. The circuit architecture uses a low-drive CCII+ as a first gain stage, a transconductance amplifier as second gain stage, and a high-drive CCII+ & a current steering circuit as output stages. The simulation results shows that the proposed OFCC has the following advantage: it offers wide bandwidth with suitable power consumption.

Other applications based on OFCC such as non-inverting voltage amplifier, CMIA and universal filter are proposed.

## **Future work**

- OFCC will be fabricated using 130nm CMOS technology
- Compare the experimental results with the simulation results.
- An integrated readout circuit for ECG will be fabricated and its performance will be measured.
- Explore other biomedical applications that OFCC can be used.

# Appendix (A)

## **Universal Filter**

$$\boldsymbol{V}_{\boldsymbol{X}} = \boldsymbol{V}_{\boldsymbol{Y}} \tag{A1}$$

$$\boldsymbol{i_{Z+}} = \boldsymbol{i_W} \tag{A2}$$

$$\boldsymbol{i_{Z-}} = -\boldsymbol{i_W} \tag{A3}$$

$$\boldsymbol{V}_{\boldsymbol{W}} = -\boldsymbol{Z}_t \boldsymbol{i}_{\boldsymbol{X}} \tag{A4}$$

Since, Zt is very large

Then,

$$i_X \cong \mathbf{0}$$
 (A5)

### **Low-Pass Filter:**

$$\boldsymbol{V}_{\boldsymbol{Y}\boldsymbol{1}} = \boldsymbol{V}_{\boldsymbol{X}\boldsymbol{1}} = \boldsymbol{V}_{\boldsymbol{o}} \tag{A6}$$

$$V_o\left(sC_1 + \frac{1}{R_1}\right) = \frac{V_{W2} - V_{X2}}{R_W}$$
(A7)

$$\frac{V_{W1} - V_o}{R_W} = \frac{V_o - V_3}{R_2}$$
(A8)

$$V_{W1} = V_o \left(1 + \frac{R_W}{R_2}\right) + \frac{R_W}{R_2}V_3$$
 (A9)

$$V_{X2} = V_{Y2} = \frac{V_3 - V_0}{sC_2R_2} \tag{A10}$$

$$V_{X2} = V_{W2} \frac{R_3}{R_3 + R_W}$$
(A11)
$$\frac{V_3 - V_0}{SC_2 R_2} = V_{W2} \frac{R_3}{R_3 + R_W}$$
(A12)

$$V_{W2} = R_W V_o \left( sC_1 + \frac{1}{R_1} \right) + V_{X2}$$
(A13)

$$V_{W2} = V_{X2} \frac{R_3 + R_W}{R_3} \tag{A14}$$

$$V_{X2} \frac{R_3 + R_W}{R_3} = R_W V_o \left( sC_1 + \frac{1}{R_1} \right) + V_{X2}$$
(A15)

$$V_{X2} = R_3 V_o \left( sC_1 + \frac{1}{R_1} \right) \tag{A16}$$

Substistute (A14) and (A16) in (A12)

$$V_o\left(sC_1R_3 + \frac{R_3}{R_1}\right) = \frac{V_3 - V_0}{sC_2R_2}$$
(A17)

Then,

$$V_o = \frac{R_1 V_3}{s^2 C_1 C_2 R_1 R_2 R_3 + s C_2 R_2 R_3 + R_1}$$
(A18)

## **Band-Pass Filter:**

$$V_{Y1} = \frac{V_{W1}}{R_W + R_2}$$
(A19)

From (A6)

Then,

$$\boldsymbol{V}_{W1} = \left(\frac{\boldsymbol{R}_W + \boldsymbol{R}_2}{\boldsymbol{R}_2}\right) \boldsymbol{V}_{\boldsymbol{O}} \tag{A20}$$

$$V_{X2} = \frac{-V_{W1}}{sC_2(R_2 + R_W)}$$
(A21)

Substitute (A20) in (A21)

$$V_{X2} = \frac{-(\frac{R_W + R_2}{R_2})V_0}{sC_2(R_2 + R_W)}$$
(A22)

$$V_{X2} = -\frac{V_o}{sC_2R_2} \tag{A23}$$

Substitute (A23) in (A14)

$$V_{W2} = -\left(\frac{V_o}{sC_2R_2}\right)\left(\frac{R_3 + R_W}{R_3}\right) \tag{A24}$$

$$V_o \left( sC_1 + \frac{1}{R_1} \right) - \frac{V_2}{R_1} = \frac{V_{W2} - V_{X2}}{R_W}$$
(A25)

Substitute (A23) and (A24) in (A25)

$$V_o = \frac{sC_2R_2R_3V_2}{s^2C_1C_2R_1R_2R_3 + sC_2R_2R_3 + R_1}$$
(A26)

## **High- Pass Filter:**

$$V_{X1} = V_{Y1} = V_o = \frac{V_{W1}}{R_2 + R_W} R_2$$
 (A27)

$$V_{W1} = \left(\frac{R_W + R_2}{R_2}\right) V_o \tag{A28}$$

$$V_o\left(sC_1 + \frac{1}{R_1}\right) - sC_1V_1 = \frac{V_{W2} - V_{X2}}{R_W}$$
(A29)

Substitute (A23) and (A24) in (A29)

$$V_o \left( sC_1 + \frac{1}{R_1} \right) - sC_1 V_1 = -\frac{V_o}{sC_2 R_2 R_3}$$
(A30)

$$V_o = \frac{s^2 C_1 C_2 R_1 R_2 R_3 V_1}{s^2 C_1 C_2 R_1 R_2 R_3 + s C_2 R_2 R_3 + R_1}$$
(A31)

## References

- [1] Y. Bai, C.-Y. Cheng, C.-L. Lu, and Y.-S. Huang, "Design and implementation of an embedded remote ECG measurement system," in *IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS*, 2005, vol. 22, no. 2, p. 1401.
- [2] S. Franco, *Design with Operational Amplifiers and Analog Integrated Circuits*. 4th ed. McGraw Hill Education, New York, 2014.
- [3] K. L. Kishore, *Operational Amplifiers and Linear Integrated Circuits*. Pearson Education India, 2009.
- [4] F. Lidgey, W. Su, and K. Hayatleh, "Novel current-feedback operational amplifier design based on a floating circuit technique," 1998.
- [5] J. Mahattanakul and C. Toumazou, "A theoretical study of the stability of high frequency current feedback op-amp integrators," *Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions* on, vol. 43, no. 1, pp. 2–12, 1996.
- [6] K. H. Kimmo Koli, *CMOS current amplifiers: speed versus nonlinearity*. Kluwer Academic Publishers, 2003.
- [7] F. Elsayed, M. F. Ibrahim, Y. H. Ghallab, and W. Badawy, "A CMOS operational floating current conveyor circuit," in *Design and Test Workshop (IDT)*, 2009 4th International, 2009, pp. 1–4.
- [8] A. Khan, M. Al-Turaigi, M. A. El-Ela, and others, "Operational floating current conveyor: characteristics, modelling and applications," in *Instrumentation and Measurement Technology Conference*, 1994. *IMTC/94. Conference Proceedings. 10th Anniversary. Advanced Technologies in I & amp; M., 1994 IEEE*, 1994, pp. 788–791.
- [9] Adel S. Sedra and K. C. Smith, *Microelectronic Circuits*. Oxford University Press US, 2007.
- [10] R. L. Boylestad, L. Nashelsky, and F. Monssen, *Electronic devices and circuit theory*. Pearson Prentice Hall, 2006.
- [11] C. Toumazou, F. J. Lidgey, and D. Haigh, *Analogue IC design: the current-mode approach*, vol. 2. Presbyterian Publishing Corp, 1990.
- [12] K. K. Singh, G. Srivastava, D. Tiwari, and R. S. Mishra, "Current Conveyor: A Novel Active Building Block Prevailing Op-Amp Limitations," *International Journal of Innovative Technology and Exploring Engineering (IJITEE) ISSN*, pp. 2278–3075, 2013.

- [13] A.S. Sedra and K. C. Smith, "A second-generation current conveyor and its applications," *IEEE Transactions on circuit theory*, 1970.
- [14] A. Sedra, G. W. Roberts, and F. Gohh, "The current conveyor: history, progress and new results," *IEE Proceedings G (Circuits, Devices and Systems)*, vol. 137, no. 2, pp. 78–87, 1990.
- [15] K. C. Smaith and A. S. Sedra, "A new simple wide-band currentmeasuring device," *Instrumentation and Measurement, IEEE Transactions on*, vol. 18, no. 2, pp. 125–128, 1969.
- [16] R. Brennan, T. Viswanathan, and J. Hanson, "The CMOS negative impedance converter," *Solid-State Circuits, IEEE Journal of*, vol. 23, no. 5, pp. 1272–1275, 1988.
- [17] T. Ettaghzouti, N. Hassen, and K. Besbes, "Novel CMOS second generation current conveyor CCII with rail-to-rail input stage and filter application," in *Multi-Conference on Systems, Signals & Devices* (SSD), 2014 11th International, 2014, pp. 1–6.
- [18] Y.-T. Ku, A. Liu, Y.-S. Hwang, and J.-J. Chen, "Inverter-based low-voltage current feedback amplifier," in *Consumer Electronics-Taiwan* (ICCE-TW), 2014 IEEE International Conference on, 2014, pp. 39–40.
- [19] F. Elsayed, M. F. Ibrahim, Y. H. Ghallab, W. Badawy, and B. Maundy, "A new 90NM CMOS current feedback operational amplifier," in *Electrical and Computer Engineering, 2009. CCECE'09. Canadian Conference on*, 2009, pp. 903–906.
- [20] N. Kularatna, *Electronic Circuit Design: from concept to implementation*. CRC Press, 2008.
- [21] J. Austin, "Current Feedback Amplifiers: Review, Stability Analysis, and Applications," *Application Bulletin.....sboa081*, 2000.
- [22] A. Payne and C. Toumazou, "Operational floating conveyor," in *Circuits and Systems, 1991., IEEE International Symposium on*, 1991, pp. 1813–1816.
- [23] H. M. Hassan and A. M. Soliman, "Novel CMOS realizations of the operational floating conveyor and applications," *Journal of Circuits, Systems, and Computers*, vol. 14, no. 06, pp. 1113–1143, 2005.
- [24] N. Pandey, P. Tripathi, R. Pandey, and R. Batra, "OFCC based logarithmic amplifier," in 2014 International Conference on Signal Processing and Integrated Networks (SPIN), 2014.
- [25] D. Brandenburg, "Current vs. Voltage Feedback Amplifiers," National Semiconductor Corporation, pp. 1–6, 1998.

- [26] R. Sarpeshkar, T. Delbruck, C. Mead, and others, "White noise in MOS transistors and resistors," *Circuits and Devices Magazine*, *IEEE*, vol. 9, no. 6, pp. 23–29, 1993.
- [27] B. Razavi, *Design of Analog CMOS Integrated Circuits*. The McGraw-Hill International Edition, 2001.
- [28] Y. H. Ghallab and Y. Ismail, "CMOS Based Lab-on-a-Chip: Applications, Challenges and Future Trends," *Circuits and Systems Magazine, IEEE*, vol. 14, no. 2, pp. 27–47, 2014.
- [29] S. J. Azhari and H. Fazlalipoor, "CMRR in voltage-op-amp-based current-mode instrumentation amplifiers (CMIA)," *Instrumentation and Measurement, IEEE Transactions on*, vol. 58, no. 3, pp. 563–569, 2009.
- [30] R. Pallás-Areny and J. G. Webster, "Common mode rejection ratio in differential amplifiers," *Instrumentation and Measurement, IEEE Transactions on*, vol. 40, no. 4, pp. 669–676, 1991.
- [31] R. Pallás-Areny and J. G. Webster, "Common mode rejection ratio for cascaded differential amplifier stages," *Instrumentation and Measurement, IEEE Transactions on*, vol. 40, no. 4, pp. 677–681, 1991.
- [32] S. J. Azhari and H. Fazlalipoor, "A novel current mode instrumentation amplifier (CMIA) topology," *Instrumentation and Measurement, IEEE Transactions on*, vol. 49, no. 6, pp. 1272–1277, 2000.
- [33] B. Wilson, "Universal conveyor instrumentation amplifier," *Electronics letters*, vol. 25, no. 7, pp. 470–471, 1989.
- [34] A. Khan, M. Al-Turaigi, M. Ei-Ela, and others, "An improved currentmode instrumentation amplifier with bandwidth independent of gain," *Instrumentation and Measurement, IEEE Transactions on*, vol. 44, no. 4, pp. 887–891, 1995.
- [35] S. J. Gift, "An enhanced current-mode instrumentation amplifier," *Instrumentation and Measurement, IEEE Transactions on*, vol. 50, no. 1, pp. 85–88, 2001.
- [36] Y. H. Ghallab, H. Mostafa, and Y. Ismail, "A new current mode implementation of a balanced-output-signal generator," *Analog Integrated Circuits and Signal Processing*, vol. 81, no. 3, pp. 751–762, 2014.
- [37] B. Calvo, S. Celma, P. Martinez, M. T. Sanz, and others, "An improved CMOS class-AB current conveyor," in *Circuits and Systems, 2001. MWSCAS 2001. Proceedings of the 44th IEEE 2001 Midwest Symposium on, 2001, vol. 1, pp. 309–313.*

- [38] Y. H. Ghallab, W. Badawy, K. V. Kaler, and B. J. Maundy, "A novel current-mode instrumentation amplifier based on operational floating current conveyor," *Instrumentation and Measurement, IEEE Transactions on*, vol. 54, no. 5, pp. 1941–1949, 2005.
- [39] P. E. Allen and D. R. Holberg, *CMOS Analog Circuit Design*. Oxford: Oxford University press, 2009.
- [40] Y. Ghallab, M. A. El-Ela, and M. Elsaid, "A novel universal voltagemode filter with three inputs and single output using only two Operational Floating Current Conveyor," in *Microelectronics*, 2000. *ICM 2000. Proceedings of the 12th International Conference on*, 2000, pp. 95–98.
- [41] J. Malmivuo and R. Plonsey, *Bioelectromagnetism: principles and applications of bioelectric and biomagnetic fields*. Oxford university press, 1995.

## **Publications**

[1] Nermine M. Edward, Yehya H. Gallab, Hassan Mostafa, and Yehea I. Ismail, "*A CMOS Based Operational Floating Current Conveyor*", IEEE International Conference on Electronics, Circuits, and Systems, Cairo, December 2015.

[2] Nermine M. Edward, Yehya H. Gallab, Hassan Mostafa, and Yehea I. Ismail, "*A CMOS Based Operational Floating Current Conveyor And Its Applications*", IEEE International Conference on Electronics, Circuits, and Systems, Cairo, December 2015.