

# THE UNIVERSITY of EDINBURGH

## Edinburgh Research Explorer

### Modeling of MMCs With Controlled DC-Side Fault Blocking **Capability for DC Protection Studies**

#### Citation for published version:

Leterme, W, Judge, P, Wylie, J & Green, TC 2019, 'Modeling of MMCs With Controlled DC-Side Fault Blocking Capability for DC Protection Studies', *IEEE Transactions on Power Electronics*. https://doi.org/10.1109/TPEL.2019.2954743

#### **Digital Object Identifier (DOI):**

10.1109/TPEL.2019.2954743

### Link:

Link to publication record in Edinburgh Research Explorer

**Document Version:** Peer reviewed version

**Published In: IEEE Transactions on Power Electronics** 

#### **General rights**

Copyright for the publications made accessible via the Edinburgh Research Explorer is retained by the author(s) and / or other copyright owners and it is a condition of accessing these publications that users recognise and abide by the legal requirements associated with these rights.

Take down policy The University of Edinburgh has made every reasonable effort to ensure that Edinburgh Research Explorer content complies with UK legislation. If you believe that the public display of this file breaches copyright please contact openaccess@ed.ac.uk providing details, and we will remove access to the work immediately and investigate your claim.



# Modeling of MMCs With Controlled DC-Side Fault Blocking Capability for DC Protection Studies

Willem Leterme, Member, IEEE, Paul D. Judge, Member, IEEE, James Wylie, Tim C. Green, Fellow, IEEE

Abstract-The fault current characteristics in dc systems depend largely on the response, and hence also the topology, of the ac-dc converters. The presently used ac-dc converter topologies may be categorized into those with controlled or uncontrolled fault blocking capability and those lacking such capability. For the topologies of the former category, generic models of the dc-side fault response have not yet been developed and a characterization of the influence of control and sensor delays is a notable omission. Therefore, to support accurate and comprehensive dc system protection studies, this paper presents three reduced converter models and analyzes the impact of key parameters on the dc-side fault response. The models retain accurate representation of the dc-side current control, but differ in representation of the ac-side and internal current control dynamics, and arm voltage limits. The models were verified against a detailed (full-switched) simulation model for the cases of a full-bridge and a hybrid modular multilevel converter, and validated against experimental data from a lab-scale prototype. The models behave similarly in the absence of arm voltage limits, but only the most detailed of the three retains a high degree of accuracy when these limits are reached.

*Index Terms*—ac-dc power conversion, current control, HVDC converters, power system protection, short-circuit currents

#### NOMENCLATURE

Control

| x, u, w                       | State, control input and disturbance input vector     |  |  |  |
|-------------------------------|-------------------------------------------------------|--|--|--|
| r                             | Reference input                                       |  |  |  |
| A, B, E                       | Continuous-time state, control and disturbance matrix |  |  |  |
| $\Phi, \Gamma, \mathcal{E}$   | Discrete-time state, control and disturbance ma-      |  |  |  |
|                               | trix                                                  |  |  |  |
| H                             | Discrete-time output matrix                           |  |  |  |
| K                             | Proportional gain matrix                              |  |  |  |
| L                             | Estimator gain matrix                                 |  |  |  |
| N                             | Combined state command and proportionality            |  |  |  |
|                               | constant matrix                                       |  |  |  |
| $T_{\rm i}, T_{\rm u}$        | State and control transformation matrix               |  |  |  |
| Q, R                          | LQR design state and control weighting matrix         |  |  |  |
| ho                            | Current control design parameter                      |  |  |  |
| $G_{\rm MMC}$                 | MMC transfer function matrix                          |  |  |  |
| $G_{ m E}$                    | Estimator transfer function matrix                    |  |  |  |
| $\tau_{\rm c},  \tau_{\rm s}$ | Control and sensor delay                              |  |  |  |

W. Leterme is with EnergyVille/Electa, Department of Electrical Engineering (ESAT), KU Leuven, 3001 Heverlee, Belgium, e-mail: willem.leterme@esat.kuleuven.be.

Electrical quantities

| $v_{\mathrm{u,l}}$                 | Upper and lower arm inserted voltage            |  |  |  |  |  |
|------------------------------------|-------------------------------------------------|--|--|--|--|--|
| $v_{ac}$                           | ac-side phase voltage                           |  |  |  |  |  |
| $v_{\rm dc}^+, v_{\rm dc}^-$       | dc-side positive and negative pole-to-ground    |  |  |  |  |  |
|                                    | voltage                                         |  |  |  |  |  |
| $v_{ m dc}$                        | dc-side pole-to-pole voltage                    |  |  |  |  |  |
| $i_{\mathbf{u},\mathbf{l}}$        | Upper and lower arm current                     |  |  |  |  |  |
| $i_{ac}$                           | ac-side current                                 |  |  |  |  |  |
| $i^+_{dc}$ , $i^{dc}$              | dc-side positive and negative pole current      |  |  |  |  |  |
| $i_{dc}$                           | dc-side current                                 |  |  |  |  |  |
| L <sub>arm</sub> , L <sup>eq</sup> | Arm inductance, equivalent                      |  |  |  |  |  |
| $R_{arm}, R_{arm}^{eq}$            | Arm resistance, equivalent                      |  |  |  |  |  |
| Additional                         | notation                                        |  |  |  |  |  |
| dc                                 | Part of matrix, parameter, transfer function or |  |  |  |  |  |
|                                    | input associated with the dc-side component     |  |  |  |  |  |
| Σ                                  | Sum component                                   |  |  |  |  |  |
| d                                  | Value delayed by $\tau_{\rm c}$                 |  |  |  |  |  |
| m                                  | Value delayed by $	au_{ m s}$                   |  |  |  |  |  |
| _                                  | Saturated value                                 |  |  |  |  |  |
| ~                                  | Transformed matrix or variable                  |  |  |  |  |  |
| /                                  | Augmented matrix or variable                    |  |  |  |  |  |

ctrl, prt Variable associated with normal, and fault conditions

#### I. INTRODUCTION

Power electronic interfaced dc systems are emerging at all voltage levels of the modern power system. These systems support the need for increased transmission capacity and flexibility in power system operation when dealing with large amounts of renewable energy such as solar power and wind, as e.g. shown in [1]. In the high-voltage system, dc connections have been in use for several decades in the form of High-Voltage Direct Current (HVDC) point-to-point links based on Line Commutated Converter- (LCC) or Voltage Source Converter (VSC)-technology [2]. At present, two multi-terminal VSC HVDC systems have already been built in China, e.g., the project discussed in [3]. Furthermore, research is ongoing towards achieving HVDC, Medium- and Low-Voltage Direct Current (MVDC and LVDC) grids [4]-[6]. These dc systems have radically different characteristics with respect to system control and protection in comparison to existing ac systems.

The ac-dc converters can be roughly classified into three main categories with respect to the dc-side fault response [18]. These categories are non-fault blocking, e.g., two-level [19] or half-bridge modular multilevel converter (MMC) [14], [15], uncontrolled fault blocking (in some cases also referred to

P. D. Judge is with the Institute of Energy Systems, School of Engineering, University of Edinburgh, EH9 3DW, U.K. (email: pjudge@ed.ac.uk)

J. Wylie and T. C. Green are with the Department of Electrical and Electronic Engineering, Imperial College, London SW7 2AZ, U.K. (e-mail: j.wylie14@imperial.ac.uk, t.green@ic.ac.uk)

| TABLE I                                                    |
|------------------------------------------------------------|
| Existing and Proposed MMC Models for DC-side Fault Studies |

| Model type           | Fault Response            | Circuit Model  | SM Stack Model       | Arm Voltage<br>Limit | Control Loops Modeled |    |         |
|----------------------|---------------------------|----------------|----------------------|----------------------|-----------------------|----|---------|
|                      |                           |                |                      |                      | Arm Bal.              | CC | SM Bal. |
| Full-switching       | N/U/C                     | Three phase    | Individual SMs       | Dynamic              | Y                     | Y  | Y       |
| Arm Equiv.           | N [7]/U [8]               | Three phase    | Thév./Norton Equiv.  | Dynamic              | Y                     | Y  | Y       |
| Arm-Level Avg.       | N [9]–[11]                | Three phase    | Voltage source/Diode | Dynamic              | Y                     | Y  | Ν       |
| Arm-Level Avg.       | U [12]/C [13]             | Three phase    | Voltage source       | Dynamic              | Y                     | Y  | Ν       |
| Equivalent Circuit   | N [14], [15]/U [16], [17] | Three phase    | Equiv. C/Diode       | n/a                  | Ν                     | Ν  | Ν       |
| Three-phase EMT-type | С                         | Three phase    | Voltage source       | Fixed                | Ν                     | Y  | Ν       |
| DC EMT-type          | С                         | dc-side equiv. | n/a                  | (dc-side) Fixed      | Ν                     | Y  | Ν       |
| Transfer Function    | С                         | dc-side equiv. | n/a                  | n/a                  | Ν                     | Y  | Ν       |

N/U/C: Non-/Uncontrolled/Controlled fault blocking

as "dc-side fault ride through"), e.g., MMC with blockingcapable-only submodules [20], [21] or control [16], [17], and controlled fault blocking, e.g., MMC or MMC-like topologies that retain current control during dc-side faults [22], [23]. The converters of the non-fault blocking type are unable to prevent the ac system from contributing to the dc-side fault current, as a path for the fault current exists through the antiparallel diodes of their power electronic switches. By contrast, the converters of the blocking type possess the capability to prevent the ac system from contributing to the dc-side fault through inserting a voltage which opposes the ac-side voltage in either an uncontrolled or controlled manner, depending on their circuitry. The converters with uncontrolled fault blocking capability typically stop active switching upon detection of a fault, and oppose the ac-side voltage in a passive way. Converters with controlled fault blocking capability remain actively switched while opposing the ac side voltage.

The traditional models of MMCs that also accurately represent the response to dc-side faults have limitations with respect to parametric system studies involving a large number of parameters or involving more than one converter. The full-switching (or submodule-level switched models according to [24]), e.g., up to Type III in [25], are computationally expensive due to the large number of nodes needed to model the submodule stacks. The equivalent modeling method, introduced in [26] and termed Type IV in [25] may increase computational efficiency but nevertheless involves calculation of a large number of variables (i.e., the submodule voltages). The continuous model introduced in [9] can be used in a submodule-level or arm-level averaged model. An MMC model based on the latter representation, although computationally more efficient compared to the full-switching model, nonetheless retains a level of complexity in modeling internal energy balancing controls and calculating the associated internal variables.

The increasing use of dc systems calls for a unified approach towards modeling of ac-dc converters for dc system protection studies. Modeling of the dc-side fault response for converters without or with uncontrolled fault blocking capability have received considerable attention in the literature, e.g., in [8], [10]–[12], [14]–[17], [19], [25], [27], [28] (the latter study focuses on dc-dc converters). For converters without fault blocking capability, the essence to provide correct dc-side fault response is to correctly model the states of initial

controlled response (unblocked state) and uncontrolled rectification (blocked state), and the transition in between. In full-switching models, the uncontrolled rectification state is inherently present in the model. In mathematically equivalent submodule or reduced arm representations, such a state has to be manually added by adding a circuit with anti-parallel diodes to provide a path for the fault currents, see, e.g., [7], [9], [10], [14] for details. Converters with uncontrolled fault blocking capability can be treated in a similar fashion whereas in this case the uncontrolled blocked state and the transition to that state must be correctly modeled, as done in [8], [12], [17]. The aforementioned modeling approaches may not be applicable to converters with controlled fault blocking capability, given the essential differences in dc-side fault response. This is so because, for the latter category, there is no need to transition to a blocked state as the converter retains control of its arm currents even during the dc-side fault. In the literature, modeling requirements for dc-side fault or protection studies involving converters with controlled fault blocking capability have not yet been fully assessed.

Recent literature indicates that dc-side fault studies involving converters with controlled fault blocking capability are performed mainly with traditional MMC models such as full-switching or arm-level averaged. For instance, in [29]– [32], important aspects are pointed out related to the dcside fault response of a full-bridge MMC, but the analysis is restricted to the results of a limited number of fault cases. The results in [29], [31], [32] were obtained using a full-switching simulation model and the main contributions in [31] and [30] were verified using a hardware prototype. In [13], an arm-level averaged model for the Alternate Arm Converter (AAC) was tested for dc-side fault response.

To support accurate and efficient dc-side protection studies involving converters with controlled dc-side fault blocking capability, we have developed three reduced converter models, named three-phase EMT-type, dc EMT-type and transfer function model. The developed models increase computational efficiency and reduce model complexity compared with the state-of-the-art, i.e., full-switching or continuous models retaining converter internal dynamics. The focus of the proposed models is to accurately represent the dc-side system response of the converters to dc-side faults rather than the converter internal dynamics. The key to reducing model complexity is to use an averaged arm representation without dynamic arm voltage limits, such that computationally expensive tasks such as submodule voltage calculation, arm energy or submodule voltage balancing are avoided, as shown in Table I. The main features of the proposed models in correctly modeling the dc-side fault response are the inclusion of discrete-time current control with control and sensor delays, and negative arm voltage limits. To verify the proposed models, we have analyzed the impact of relevant parameters and controls on the converter's response to dc-side faults and we have supported this analysis by experiments using a lab-scale converter prototype.

In this paper, the controlled dc-side fault blocking capability is first discussed in Section II, prior to describing the developed models in Section III. The impact of relevant parameters and the accuracy of the proposed converter models are verified using a detailed model in a simulation environment and a labscale converter prototype, of which the outcomes are discussed in Section VI. The main conclusions of this work are stated in Section IV.

#### II. CONTROLLED DC-SIDE FAULT BLOCKING

Controlled dc-side fault blocking depends on fast current control, which quickly responds to the disturbances introduced by the fault, and on the capability of the converter to inject negative arm voltages. In the following paragraphs, we mainly focus the discussion on these aspects and base ourselves on the MMC equivalent diagrams shown in Fig. 1a, where submodule stacks have been represented as controllable voltage sources. For a more detailed overview of the MMC and its modeling and control, we refer the reader to [20], [24], [25], [33]–[37].

#### A. Converter Current Control

The converter current control ensures that the external ac and dc system currents as well as the currents in each branch of the converter are made to track as closely as possible to their reference currents, where these reference currents are taken from the outer control loops such as active power and energy balance control, e.g., as shown in [37]. To track these reference currents, the current control generates voltage reference waveforms for each converter arm. The voltage reference waveforms are sent to the low-level control of each arm, where they are converted into signals for the gate drivers of the power electronic switches within the submodules.

Although the analysis can be performed for any control structure, the current control is, in this work, analyzed using state-feedback control. The state-feedback control and the associated state-space analysis provide an elegant way for analyzing the dynamics during dc-side faults. The state-space model of the MMC in continuous time can be expressed in the form (cf. Fig 1a):

$$\dot{\boldsymbol{x}}(t) = \boldsymbol{A}\boldsymbol{x}(t) + \boldsymbol{B}\boldsymbol{u}(t) + \boldsymbol{E}\boldsymbol{w}(t), \quad (1)$$

where

 $\boldsymbol{x}(t)$  is the vector of the state variables which contains a set of independent currents associated with the MMC. These independent currents are typically composed of



Fig. 1. MMC equivalent circuit diagram (a) and derivation to sum components (b) and dc component (c) equivalent circuit diagrams.

a combination of selected ac and dc external currents,  $i_{ac} = [i_{ac}^{a}, i_{ac}^{b}, i_{ac}^{c}]$  and  $i_{dc} = [i_{dc}^{+}, i_{dc}^{-}]$ , and ac internal currents in the upper and lower arm  $i_{u,l} = [i_{u}^{a}, i_{u}^{b}, i_{c}^{c}, i_{l}^{a}, i_{l}^{b}, i_{l}^{c}]$ .

- $\boldsymbol{u}(t)$  is the vector of the control variables, which are the arm voltages  $[\upsilon_{u}^{a}, \upsilon_{u}^{b}, \upsilon_{u}^{c}, \upsilon_{l}^{a}, \upsilon_{l}^{b}, \upsilon_{l}^{c}]$ .
- $\boldsymbol{w}(t)$  is the vector of the disturbance variables, which consist of the ac and dc system voltages  $\boldsymbol{v}_{ac} = [v_{ac}^{a}, v_{ac}^{b}, v_{ac}^{c}]$  and  $\boldsymbol{v}_{dc} = [v_{dc}^{+}, v_{dc}^{-}]$ .

When applying time-invariant transforms to the state and control variables, with the respective transforms for each given by  $T_i$  and  $T_u$ , a decoupled system equation is obtained:

$$\dot{\tilde{\boldsymbol{x}}}(t) = \underbrace{\boldsymbol{T}_{i}^{-1}\boldsymbol{A}\boldsymbol{T}_{i}}_{\tilde{\boldsymbol{A}}}\tilde{\boldsymbol{x}}(t) + \underbrace{\boldsymbol{T}_{i}^{-1}\boldsymbol{B}\boldsymbol{T}_{u}}_{\tilde{\boldsymbol{B}}}\tilde{\boldsymbol{u}}(t) + \underbrace{\boldsymbol{T}_{i}^{-1}\boldsymbol{E}}_{\tilde{\boldsymbol{E}}}\boldsymbol{w}(t), \quad (2)$$

in which  $\boldsymbol{x}(t) = \boldsymbol{T}_{i}\tilde{\boldsymbol{x}}(t)$  and  $\boldsymbol{u}(t) = \boldsymbol{T}_{u}\tilde{\boldsymbol{u}}(t)$  and  $\tilde{\boldsymbol{A}}$ ,  $\tilde{\boldsymbol{B}}$ , and  $\tilde{\boldsymbol{E}}$  are the decoupled state, control and disturbance matrices, respectively. In the example given in [34], the decoupled state and control variables include  $\alpha$  and  $\beta$ -components for external ac-side current control,  $\alpha$  and  $\beta$ -components for internal (balancing) current control and a component for external dc-current control. The ac control variables in  $\alpha\beta$ -components using the (time-variant) Park-transform, which resulted in state-space control with similar features as the traditional decoupled dq-control, e.g., described in [25].

The decoupled discrete-time control for MMCs can be designed based on the states defined in (2), possibly augmented with other states to include, e.g., control and sensor delay compensation or states for integral feedback control. The



Fig. 2. Diagram of discrete-time MMC current control with state estimator and explicit representation of arm voltage limits and control and sensor delays.

resulting discrete system equation and control law are given by:

$$\tilde{\boldsymbol{x}}[k+1] = \tilde{\boldsymbol{\Phi}} \tilde{\boldsymbol{x}}[k] + \tilde{\boldsymbol{\Gamma}} \tilde{\boldsymbol{u}}[k] + \tilde{\boldsymbol{\mathcal{E}}} \boldsymbol{w}[k]$$
$$\tilde{\boldsymbol{u}}[k] = \underbrace{-\tilde{\boldsymbol{K}} \tilde{\boldsymbol{x}}_{m}[k]}_{\text{Proportional feedback}} \underbrace{-\tilde{\boldsymbol{\Gamma}}^{-1} \tilde{\boldsymbol{\mathcal{E}}} \boldsymbol{w}_{m}[k]}_{\text{Disturbance compensation}} \underbrace{+\tilde{\boldsymbol{N}} \tilde{\boldsymbol{r}}[k]}_{\text{Reference tracking}}, \quad (3)$$

where  $\tilde{x}[k]$  and  $\tilde{u}[k]$  are the state and control vectors,  $\boldsymbol{w}[k]$ and  $\tilde{r}[k]$  are the disturbance and input vectors,  $\tilde{\Phi}$  and  $\tilde{\Gamma}$  are the discretized state and control matrices, and  $\tilde{\mathcal{E}}$  is the discretized disturbance matrix. In case an estimator is used, the control acts on the estimated state and disturbance vectors  $\hat{\tilde{x}}[k]$  and  $\hat{w}[k]$ . With an estimator, sensor and control delays can be compensated for by adding states associated with the (delayed) measured state and the control variables, as discussed in detail in [38]. The resulting state variable vector and state, control and proportional gain matrices are denoted by  $\tilde{x}'[k]$ ,  $\tilde{\Phi}'$ ,  $\tilde{\Gamma}'$ ,  $\tilde{K}'$ , respectively.

The control law in (3) consists of feedforward terms, i.e., those associated with reference tracking and disturbance compensation, and feedback terms, which may consist of proportional feedback and other control terms such as integral feedback and rejection of disturbance inputs other than the ac and dc system voltages. In (3),  $\tilde{K}$  and  $\tilde{N}$  are the proportional gain matrix and a matrix adapting the reference inputs to reference values for the state variables, respectively. Integral feedback or compensation of harmonic disturbances, as e.g., decribed in [39], have been omitted here for the sake of simplicity. The subscript m indicates a measured value, which is delayed by an integer number of samples compared to the actual value.

As a final step, the pertinent features of dc-side fault handling are identified, as shown in Fig. 2, by putting the discrete-time current control of the MMC in the context of the outer controls and the physical system of the MMC itself. First, the control actions that counteract disturbances, e.g., those that the dc-side fault causes in the MMC's dc terminal voltage, are delayed by the control and sensor delay. Although the disturbance is directly applied to the MMC, it will only be observed by the current control after a delay caused by the sensors and sampling. The action counteracting the observed disturbance can only be applied to the MMC after a further delay introduced by the controls. The delay on this response to disturbances can, unlike for control inputs, not be compensated for using an estimator [38]. Second, the control actions are restricted by the arm voltage limits, which are imposed by the positive and negative voltage capability of each arm. The negative arm voltage capability depends on the number of submodules in each arm that posesses negative voltage capability and this, in turn, determines the ability of the converter to maintain control during dc-side faults. The negative arm voltage capability that is required to block the infeed of the ac system to the dc-side fault depends on the winding configuration of the converter transformer. This voltage must be at least equal to the amplitude of the ac system's phase voltage  $v_{ac}$  in a star-connected configuration or half the amplitude of the ac systems' line-to-line voltage in a deltaconnected configuration, as detailed in [40]. Furthermore, the negative arm voltage capability will determine the dynamic response of the converter during dc-side fault clearing, with more voltage capability resulting in a faster decay of the dcside fault current.

#### B. Controlled DC-side Fault Blocking Process

1) DC-Side Current Control: For dc-side pole-to-pole faults, the part of the current control which counteracts the increase of the arm currents is the one associated with the external dc-side current control. The state and control variables of the state equation for the dc-side current control are obtained by (following the derivation in [37]) taking the 0 component of the  $\alpha\beta0$ -transform applied to the internal sum currents  $i_{\Sigma} = 1/2 (i_{\rm u} + i_{\rm l})$  and sum voltages  $v_{\Sigma} = v_{\rm u} + v_{\rm l}$ of the converter. This yields  $i_{\Sigma}^0 = 1/3(i_{\Sigma}^a + i_{\Sigma}^b + i_{\Sigma}^c) = i_{\rm dc}$ and  $v_{\Sigma}^0 = 1/3(v_{\Sigma}^a + v_{\Sigma}^b + v_{\Sigma}^c)$  (see Fig. 1b and Fig. 1c). The resulting state and discrete-time control equation (excluding estimator) are:

$$\dot{i}_{dc}(t) = -\frac{1}{L_{arm}^{eq}} \left( R_{arm}^{eq} i_{dc}(t) - v_{\Sigma}^{0}(t) + v_{dc}(t) \right), \qquad (4)$$

$$\tilde{u}^{dc}[k] = -\tilde{K}^{dc} i_{dc,m}[k] + v_{dc,m}[k] + \tilde{N}^{dc} i^{ref,dc}[k],$$

where, for an MMC in a three-phase application,  $L_{\rm arm}^{\rm eq} = 2/3L_{\rm arm}$  and  $R_{\rm arm}^{\rm eq} = 2/3R_{\rm arm}$ . Comparing with (1), it is clear that  $A^{\rm dc} = -R_{\rm arm}^{\rm eq}/L_{\rm arm}^{\rm eq}$ ,  $B^{\rm dc} = 1/L_{\rm arm}^{\rm eq}$  and  $E^{\rm dc} = -1/L_{\rm arm}^{\rm eq}$ . The control variable  $\tilde{u}^{\rm dc}[k]$  may consist of a feedback, feedforward and reference term, acting on the measured dc-side current, measured dc-side voltage and reference input current, respectively. The dc component of the arm voltages injected by the MMC  $v_{\Sigma}^{0}(t)$  is obtained in several steps (cf. Fig. 2). First, the dc component of the decoupled control variable  $\tilde{u}^{\rm dc}[k]$  is, together with the other decoupled control variables in  $\tilde{u}[k]$ ,



Fig. 3. Three stages in dc-side fault response for converters with controlled fault blocking capability.

transformed to the voltage reference waveform vector  $\boldsymbol{u}[k]$  for each of the six arms. Through applying the gate signals corresponding to the saturated value of these arm voltage reference waveforms,  $\overline{\boldsymbol{u}}[k]$ , the actual inserted arm voltages  $v_{\mathrm{u},\mathrm{l}}$  are obtained. The resulting dc component inserted by the MMC,  $v_{\Sigma}^{0}$  is obtained through taking the zero component of the  $\alpha\beta0$ -transform of the sum arm voltages.

2) Stages in Controlled DC-side Fault Blocking: During a dc-side fault, the controller will indicate negative arm voltage references, as it attempts to maintain current control. To track these references, the converter arms must be capable of injecting sufficient negative voltage, that is, sufficient to (i) match the ac grid voltage still being applied while the dc-side voltage is at or close to zero and (ii) impose a voltage to maintain control of the arm currents.

The dc-side current of the converter will be instantly affected by the rapid reduction in the dc-side voltage caused by a dc-side fault. With sufficient negative arm voltage available, a well-designed controller may achieve current control on the medium- to long-term with the fault still present, as shown in Fig. 3. However, the current control cannot respond instantaneously to a change in the dc-side voltage disturbance term due to the delays introduced by control and sensors, as noted in Fig. 2. In addition to the sensor and control delays, the available negative voltage capability of the converter restricts the ability of the current control to maintain control at all times during the dc-side fault. During a dc-side fault, the current control sets a large negative voltage reference to counteract the increase in the arm currents. If the reference voltage exceeds the negative voltage capability, the actual voltages inserted by the arms may not match the reference voltage and so the current control may temporarily be lost.

Taking into account the above considerations, the response of a converter to a dc-side fault (assuming the converter has controlled fault blocking capability) occurs in three stages; two transient stages comprising uncontrolled and controlled response and one steady-state stage, as illustrated in Fig. 3. The first stage, stage (i), is characterized by an uncontrolled increase of the fault current and has a length of  $\tau_{\rm c} + \tau_{\rm s}$ (Fig. 3, stage (i)). In this stage, the arm voltage references remain unchanged compared with the pre-fault conditions as the control actions counteracting the increase in fault current are delayed by the sensor and control delay (Fig. 3a, stage (i)). In the second stage, the current decays as a result of the controls' response (Fig. 3, stage(ii)). The current control must respond sufficiently fast to avoid converter internal quantities to exceed the minimum or maximum values which would otherwise lead to permanent loss of control or damage to components. The response of the current control may depend on its actual implementation, e.g., proportional or proportionalintegral. Due to the large increase of the fault current, the arm voltage references may exceed the nominal negative arm voltage limit in this stage (Fig. 3a). In the third stage, the control maintains the dc-side current reference as requested by the converter's protection (Fig. 3, stage (iii)).

#### III. FAULT CURRENT SOURCE MODELS

In this section, we propose three different forms of converter model, all of which are capable of representing the response of the converter control and protection system to dc-side faults. The first two converter models are suitable for integration in EMT-type (ElectroMagnetic Transient) software and comprise an electrical part in the form of an equivalent circuit and a control and protection part. The third converter model is suitable for transient simulations using frequency domain methods. It represents the converter as a current source of which the response depends on the desired post-fault dc-side current on the one hand and the applied dc-side voltage on the other hand.

#### A. Preliminary Assumptions

The first assumption concerns which elements of the control system respond fast enough to be relevant to the fault response. For instance, the control which maintains a balance between the extracted ac- and dc-side powers, i.e., which regulates the total energy stored within the MMC, should according to [41] have a bandwidth lower than 10 Hz and is therefore too slow to be relevant to a fault and can be disregarded. The current controller is the only control which is considered within the proposed models since it must have been designed with a response to dc-side faults that is fast enough to maintain the converter currents within safe limits. The controllers on a lower level than the current controller also provide a fast response, but for this study can be disregarded by assuming that the submodules are well-balanced.

Secondly, the converter arms are assumed to be capable of generating any voltage requested by the current controller provided this voltage is within the nominal arm voltage limits. This assumption implies limited variation of the submodule capacitor voltages during the first two stages of the dcside fault clearing process. As a consequence of this assumption, the proposed models do not represent individual submodules nor variations in the available arm voltages and assume no significant control effort is needed for the internal energy balancing controls. The proposed models thus assume a voltage source with fixed minimum and maximum values that represent the nominal minimum and maximum voltage capabilities of the arms.

Thirdly, it is assumed that upon detection of a dc-side fault, the protection system will set the reference values for the dcside current and the active power component of the ac-side current to zero. The actual implementation of the protection system is not a major subject of investigation in this paper. The protection system must detect dc-side faults and may set the dc-side current reference to a desired value. The detection of dc-side faults may be done using measurements in the dc system (e.g., in the dc lines, at the dc bus) or in the converter itself [42]. The dc-side current reference as set by the protection may be set to any of the possible values within the operational limits of the converter, as the converter is assumed to have sufficient negative voltage capability to maintain current control in the mid-fault steady-state. Although any reference can be set, for the studies in this paper, a value of zero is adopted for the sake of simplicity.

#### B. Models for EMT-type software

Two models for use in EMT-type software are proposed. These are further referred to as the "three-phase EMT-type"and "dc EMT-type"-model. The three-phase EMT-type model might be preferred when accurate data of the ac system and all current control loops are available, e.g., in system studies with detailed converter specifications. The dc EMT-type model ignores all ac-side dynamics and might be preferred when less specific data is available and when the basic shape of the waveforms is of interest rather than precise values, such as in preliminary system studies.

1) Equivalent Circuit: The equivalent circuit of the threephase EMT-type model consists of a representation of the three converter legs and the dc and ac interfaces (Fig. 1a). The voltage sources in the equivalent circuit insert arm voltages according to the delayed and saturated references generated by the discrete-time control (with conversion to the continuous time domain using a zero-order hold):

$$\boldsymbol{u}(t) = \sum_{k=-\infty}^{k=\infty} \overline{\boldsymbol{u}}[k] \operatorname{rect}\left(\frac{t - \tau_c - T_s/2 - kT_s}{T_s}\right), \quad (5)$$

in which "rect" represents the rectangular function and  $T_s$  is the sampling interval of the discrete-time controller.

The equivalent circuit of the dc EMT-type model consists of a controllable voltage source in series with  $L_{arm}^{eq}$  and  $R_{arm}^{eq}$ (cf. Fig. 1c). In the equivalent circuit model, the voltage source injects  $v_{\Sigma}^{0'}(t)$ , which is determined using the converter control and the sum of the positive and negative arm voltage limits,  $v_{\Sigma}^{0,max}$  and  $v_{\Sigma}^{0,min}$ :

$$\begin{split} \tilde{u}_{d}^{dc}(t) &= \sum_{k=-\infty}^{k=\infty} \tilde{u}^{dc}[k] \operatorname{rect} \left( \frac{t - \tau_c - T_s/2 - kT_s}{T_s} \right) \\ v_{\Sigma}^{0\,\prime}(t) &= \begin{cases} v_{\Sigma}^{0,\min} & \text{if } \tilde{u}_{d}^{dc}(t) \leq v_{\Sigma}^{0,\min} & (6) \\ \tilde{u}_{d}^{dc}(t) & \text{if } v_{\Sigma}^{0,\min} < \tilde{u}_{d}^{dc}(t) < v_{\Sigma}^{0,\max} \\ v_{\Sigma}^{0,\max} & \text{if } v_{\Sigma}^{0,\max} \leq \tilde{u}_{d}^{dc}(t) \end{cases} \end{split}$$



Fig. 4. Block diagram of converter dc-side current control and protection considering the dc-side voltage as disturbance.

The fact that  $v_{\Sigma}^{0'}(t)$  is not equal to  $v_{\Sigma}^{0}(t)$  in (4) entails important consequences for the accuracy of this model. The dc equivalent model has been found to be as accurate as the three-phase EMT-type model only if arm voltage limits are not hit, as only in that case  $v_{\Sigma}^{0'}(t) = v_{\Sigma}^{0}(t)$ . In case the arm voltage limits are hit,  $v_{\Sigma}^{0'}(t) \neq v_{\Sigma}^{0}(t)$  as the arm voltage limits apply differently to the requested voltage waveforms. In (4), the value of  $v_{\Sigma}^{0}(t)$  is obtained after applying the arm voltage limits to u(t), which takes into account the combined action of the controls associated with all control variables. In (6), the sum arm voltage limits are applied only to  $\tilde{u}_{d}^{dc}(t)$ , i.e., in the absence of the other control variables.

2) Control and Protection: For the three-phase EMT-type model, the converter current control (shown in Fig. 2) must be represented in its entirety whereas the outer controls are omitted. This current control may be designed using (3), in which the state variable is a vector of independent currents and the control variable is a vector of voltages, as discussed in Section II. Besides the dc-side current control, the inclusion of current control associated with ac and converter internal currents provides the user with the possibility to represent pre-fault conditions and to accurately implement arm voltage limits. In case the current control itself is not decoupled, the decoupled current references must be transformed to the quantities associated with the current control's state variables, e.g., the converter arm currents.

The dc EMT-type model requires modeling of the dc-side current control (cf. (4) in Section II and Fig. 4), possibly complemented with a saturation limit to represent the negative voltage capability. The dc-side current control is readily available in case of decoupled current control. If the current control is not decoupled, the dc-side current control must be extracted using decoupling transformations, e.g., based on the  $\alpha\beta$ 0-transform. The dc-side current control allows the user to set a pre-fault dc-side current. As shown in (6), positive and negative sum arm voltage limits can be implemented thereby taking into account that these are applied only to the control request associated with the dc-side current control.

#### C. Transfer Function Model

To represent the converter within a frequency domain method for EMT-studies, a model is proposed which represents the converter as a current source responding to the disturbance caused by the dc-side voltage. A linear model without any limits allows for a frequency domain method without implementation of any switch events (in the absence of other elements introducing discontinuities). In this paper, a discretetime transfer function model is derived, which is in the paper further referred to as "transfer function model".

The transfer function model is based on a generic plant model of the MMC, its current control and protection (Fig. 4). The dc part of the MMC transfer function,  $\tilde{G}_{MMC}^{dc}$ , is obtained using the dc components of the transformed discrete state and control matrices  $\hat{\Phi}$  and  $\hat{\Gamma}$ . In Fig. 4, the dc-side current control is for the sake of simplicity represented as a state feedback proportional control with an estimator, although it might also take other forms such as state feedback control with integral action or disturbance rejection. In normal operation, it takes a reference current as input  $\tilde{r}^{dc,ctrl}$  and in case of faults takes a current reference as set by the protection,  $\tilde{r}^{dc,prt}$ . The part of the proportional gain matrix  $ilde{K}'$  associated with the dc-side current control,  $\tilde{K}'^{dc}$  acts on the part of the estimated state vector associated with the dc-side current control  $\hat{\tilde{x}}'^{uc}$ , which contains the estimated dc-side current and may also contain state variables to compensate sensor and control delays. The fact that the converter can only control the current after the sensor and control delay is again explicitly present in the block diagram. As shown in Fig. 4, the sensor and control delays are present in the feed-forward and feedback loop.

Based on this framework and the assumption of a fixed delay between the protection action and the instant of fault inception, a transfer function can be constructed which can be used to calculate the dc-side current  $i_{dc}[k]$  as a function  $\tilde{r}^{dc,prt}[k]$  and  $v_{dc}[k]$ . The dc-side current  $i_{dc}[k]$  is calculated as the inverse z-transform of  $I_{dc}(z)$ :

$$I_{\rm dc}(z) = \frac{\tilde{N}^{\rm dc} \tilde{G}_{\rm MMC}^{\rm dc} \xi_1 z^{-k_{\rm s}} z^{-k_{\rm c}}}{1 + \tilde{G}_{\rm MMC}^{\rm dc} \xi_1 \xi_2 z^{-k_{\rm s}} z^{-k_{\rm c}}} \tilde{R}^{\rm dc,prt}(z) + \frac{\tilde{G}_{\rm MMC}^{\rm dc} (1 - z^{-k_{\rm s}} z^{-k_{\rm c}})}{1 + \tilde{G}_{\rm MMC}^{\rm dc} \xi_1 \xi_2 z^{-k_{\rm s}} z^{-k_{\rm c}}} \mathcal{U}_{\rm dc}(z),$$
(7)

in which  $\tilde{R}^{dc,prt}(z)$  and  $\mathcal{U}_{dc}(z)$  are the z-transforms of  $\tilde{r}^{dc,prt}[k]$ and  $\upsilon_{dc}[k]$ , respectively. Furthermore,  $k_c = \lfloor \tau_c/\tau_s \rfloor$ ,  $k_s = \tau_s/\tau_s$ ,  $\xi_1 = (1 + \tilde{K}'^{dc} \chi_1)^{-1}$ , and  $\xi_2 = \tilde{K}'^{dc} \chi_2$ .  $\chi_1$  and  $\chi_2$  are the transfer functions associated with the estimator  $\tilde{G}_E^{dc}$ , describing the relationship between the estimator's output  $\hat{\tilde{x}}'^{dc}[k]$  with the dc component of the converter's input reference voltage,  $\tilde{u}^{dc}[k]$  and the measured dc-side current  $i_{dc,m}[k]$ :

$$\boldsymbol{\chi}_{1} = \boldsymbol{\chi}_{3} \left( z^{-1} \left( \boldsymbol{I} - \tilde{\boldsymbol{L}}'^{\mathrm{dc}} \tilde{\boldsymbol{H}}'^{\mathrm{dc}} \right) \tilde{\boldsymbol{\Gamma}}'^{\mathrm{dc}} \right)$$
(8)

$$\chi_2 = \chi_3 \tilde{L}^{\prime \alpha}, \text{ where} \tag{9}$$

$$\boldsymbol{\chi}_{3} = \left( \boldsymbol{I} + \boldsymbol{z}^{-1} \left( \tilde{\boldsymbol{L}}^{\prime dc} \tilde{\boldsymbol{H}}^{\prime dc} - \boldsymbol{I} \right) \tilde{\boldsymbol{\Phi}}^{\prime dc} \right)^{-1}.$$
 (10)

TABLE II PARAMETERS OF SIMULATION MODEL AND LAB-SCALE CONVERTER PROTOTYPE

| Parameter Value                          |                  |
|------------------------------------------|------------------|
| Rated dc power                           | 15 kW            |
| dc pole-to-pole voltage                  | 1500 V           |
| ac line voltage                          | 780.77 V         |
| Transformer leakage inductance           | 0.15 pu          |
| Arm inductance L <sub>arm</sub>          | 0.17 pu          |
| Arm resistance (estimated) $R_{\rm arm}$ | 0.04 pu          |
| Number of submodules per arm             | 10               |
| Nominal converter energy storage         | 49.5 kJ/MVA      |
| Submodule type                           | Half/Full-bridge |
| Ratio half-/full-bridge submodules       | 0 or 0.5         |

where  $\tilde{\Phi}'^{dc}$ ,  $\tilde{\Gamma}'^{dc}$ ,  $\tilde{H}'^{dc}$  and  $\tilde{L}'^{dc}$  are the parts of the discretetime state, control, output and estimator gain matrices associated with the dc-side current control, respectively, and I is the identity matrix. The output matrix  $\tilde{H}'^{dc}$  selects the state variables associated with the dc-side current.

#### IV. MODEL VALIDATION

In this section, the proposed models are validated by comparing their output waveforms against those of a detailed (full-switching) simulation model and against results obtained from experiments with a lab-scale hardware converter. The lab-scale converter prototype is described in [43], [44]. The most important model parameters, control and protection are described below.

#### A. Model Parameters and Control

1) Simulation Model and Parameters: The detailed simulation model, based on the experimental converter described in [44], incorporates outer controls such as active and reactive power control, horizontal and vertical energy balancing control and inner controls such as current and submodule voltage control. All controls were taken from [44], except for the current control which is based on the control proposed in [34]. The model parameters are based on the lab-scale converter prototype described in [44]. These parameters are recapitulated in Table II. The converter topology may be full-bridge or hybrid with 50 % full- and 50 % half-bridge submodules. Unless stated otherwise, the current control is designed using  $\rho = 0.5$  and a control and sensor delay of 100  $\mu$ s each is assumed.

2) Current Control: The implemented current control is a state feedback proportional control where the state vector is augmented for control and sensor delay compensation. The non-augmented state, input and disturbance vectors  $\boldsymbol{x}$ ,  $\boldsymbol{u}$  and  $\boldsymbol{w}$  are  $[i_{ac}^{a}, i_{ac}^{b}, i_{u}^{c}, i_{1}^{a}, i_{dc}]^{T}$ ,  $[v_{u}^{a}, v_{1}^{a}, v_{u}^{b}, v_{u}^{b}, v_{u}^{c}]^{T}$  and  $[v_{ac}^{a}, v_{ac}^{b}, v_{ac}^{c}, v_{dc}]^{T}$ , respectively (see Fig. 1a). To simplify the analysis, as in [34], the state vector is transformed to  $\tilde{\boldsymbol{x}} = [i_{ac}^{\alpha}, i_{ac}^{\beta}, i_{\Sigma}^{\alpha}, i_{dc}^{\beta}]^{T}$ , where  $i_{ac}^{\alpha}, i_{ac}^{\beta}$  and  $i_{\Sigma}^{\alpha}, i_{\Sigma}^{\beta}$  are the ac external and converter internal currents in the  $\alpha\beta0$ -reference frame, respectively. It should be noted that an ac-side zero component has been omitted here and that the dc-side current is the zero component of the converter internal currents. The control input



Fig. 5. Fault response of a full-bridge MMC showing dc-side current, dc-side voltage, ac-side current, ac-side voltages, upper arm (blue) and lower arm (red) voltage of phase A and the average sum submodule voltage for upper (blue) and lower arm (red) of phase A. A dc-side fault was applied at t=895 ms. Subplots (a) show signals over 200 ms and subplots (b) show detail over 2 ms around fault inception.

vector is transformed to  $\tilde{\boldsymbol{u}} = [v_{u}^{\alpha}, v_{u}^{\beta}, v_{l}^{\alpha}, v_{l}^{\beta}, v_{dc}]^{T}$ , where  $v_{u}^{\alpha}, v_{u}^{\beta}$  and  $v_{l}^{\alpha}, v_{l}^{\beta}$  are the upper and lower arm voltages in the  $\alpha\beta0$ -reference frame, respectively. The transformation matrices  $\boldsymbol{T}_{i}$  and  $\boldsymbol{T}_{u}$  are (based on the approach followed in [34]):

$$\boldsymbol{T}_{i} = \begin{bmatrix} 1 & 0 & 0 & 0 & 0 \\ -1/2 & \sqrt{3}/2 & 0 & 0 & 0 \\ -1/4 & -\sqrt{3}/4 & -1/2 & -\sqrt{3}/2 & 1/3 \\ -1/2 & 0 & 1 & 0 & 1/3 \\ 0 & 0 & 0 & 0 & 1 \end{bmatrix}, \quad (11)$$
$$\boldsymbol{T}_{u} = \begin{bmatrix} 1 & 0 & 0 & 0 & 1/2 \\ -1/2 & \sqrt{3}/2 & 0 & 0 & 1/2 \\ -1/2 & -\sqrt{3}/2 & 0 & 0 & 1/2 \\ 0 & 0 & 1 & 0 & 1/2 \\ 0 & 0 & -1/2 & \sqrt{3}/2 & 1/2 \\ 0 & 0 & -1/2 & -\sqrt{3}/2 & 1/2 \end{bmatrix}. \quad (12)$$

The resulting transformed state and control matrices  $\tilde{\Phi}$  and  $\tilde{\Gamma}$  are derived from the transformed continuous state-space

matrices:

$$\tilde{\boldsymbol{A}} = -\operatorname{diag} \left\{ \frac{R'_{ac}}{L'_{ac}}, \frac{R'_{ac}}{L'_{ac}}, \frac{R_{arm}}{L_{arm}}, \frac{R_{arm}}{L_{arm}}, \frac{R_{arm}}{L_{arm}}^* \right\},$$

$$\tilde{\boldsymbol{B}} = \begin{bmatrix} \frac{1}{2L'_{ac}} & 0 & -\frac{1}{2L'_{ac}} & 0 & 0\\ 0 & \frac{1}{2L'_{ac}} & 0 & -\frac{1}{2L'_{ac}} & 0\\ \frac{1}{2L_{arm}} & 0 & \frac{1}{2L_{arm}} & 0 & 0\\ 0 & \frac{1}{2L_{arm}} & 0 & \frac{1}{2L_{arm}} & 0\\ 0 & 0 & 0 & 0 & \frac{1}{L_{arm}}^{eq}^{\dagger} \end{bmatrix},$$

$$(13)$$

in which  $R'_{\rm ac} = R_{\rm arm}/2 + R_{\rm ac}$  and  $L'_{\rm ac} = L_{\rm arm}/2 + L_{\rm ac}$ . To take into account control and sensor delays, the state and input vectors and dynamics and control matrices are augmented to  $\tilde{x}', \tilde{u}', \tilde{\Phi}', \tilde{\Gamma}'$ , according the methods described in [38]. Although in (14), further decoupling of the control matrix is possible in ac-side quantities, for the purpose of our studies, the decoupling of the ac- and dc-side control is sufficient.

\*If a dc-side inductance and resistance  $R_{dc}$  and  $L_{dc}$  are present, this entry becomes  $(R_{arm}^{eq} + R_{dc})/(L_{arm}^{eq} + L_{dc})$  (e.g., see also [45].)

<sup>†</sup>If a dc-side inductance  $L_{\rm dc}$  is present, this entry becomes  $1/(L_{\rm arm}^{\rm eq}+L_{\rm dc})$ .

Using these matrices, the current control is implemented as a state feedback proportional control with estimator and reference input tracking (similar to Fig. 4). The proportional feedback control gain matrix K is designed as a linear quadratic regulator using the base cost matrices Q and Rwhich are defined as (taking a similar approach as outlined in [38]):

$$\begin{aligned} \boldsymbol{Q} &= \operatorname{diag} \left\{ \frac{1}{I_{\mathrm{ac}}^2}, \frac{1}{I_{\mathrm{ac}}^2}, \frac{1}{I_{\mathrm{arm}}^2}, \frac{1}{I_{\mathrm{arm}}^2}, \frac{1}{I_{\mathrm{dc}}^2} \right\} \\ \boldsymbol{R} &= \rho \operatorname{diag} \left\{ \frac{1}{U_{\mathrm{dc}}^2}, \frac{1}{U_{\mathrm{dc}}^2}, \frac{1}{U_{\mathrm{dc}}^2}, \frac{1}{U_{\mathrm{dc}}^2}, \frac{1}{U_{\mathrm{dc}}^2} \right\}, \end{aligned} \tag{15}$$

where  $I_{ac}$ ,  $I_{arm}$ ,  $I_{dc}$  and  $U_{dc}$  are the currents and dc voltage associated with the nominal powers and voltages of Table II.

To design the gain matrix  $\tilde{K}'$  for the augmented and transformed control variables, Q and R are augmented to diagonal matrices Q' and R', considering zero entries for the augmented state vector variables associated with sensor delay compensation and replicas of R for the augmented state and control variables associated with the control delay compensation. The matrix  $\tilde{N}'$  transforms the reference inputs to the appropriate reference state variables and is determined according to the method described in [38].

The method shown above is only one method to tune the converter parameters, whereas other methods or rules of thumb have equally been used in the literature (e.g., see [24]). For this paper, the method above is considered sufficient to assess the impact of the current control gain, given control and sensor delays, by varying the design parameter  $\rho$ .

3) Protection: The protection sets the reference values of the active component of the ac- and dc-side current to zero when it detects a dc-side fault. A dc-side fault is detected when the dc pole-to-pole voltage falls below 30 % of its nominal value or whenever the absolute difference between the positive and negative dc pole-to-ground voltage exceeds 40% of the pole-to-pole voltage. For demonstration purposes, the dc-side current reference in each arm is set to zero via a zero active power reference. As the protection does not alter the reactive power reference, the converter retains the ability to operate as a STATCOM during dc-side faults.

#### B. Simulation Verification - Full-Bridge MMC

1) Detailed Analysis of Fault Current Control of Full-Bridge MMC: A detailed analysis of an example of the dcside fault current control of the full-bridge MMC allows us to verify the analysis of Section II and the assumptions made in Section III-A. The example used for the analysis is a solid short circuit at the dc terminals of the full-bridge MMC under zero-load conditions. The results for the example were obtained with the detailed simulation model as described in the previous section.

The three stages of the dc-side fault current handling can be observed in the dc-side current and phase A arm voltages (top and fifth plots of Fig. 5). The first stage can be observed in the increase of the dc-side current, which increases up to a value of 20 A. This stage lasts for 200  $\mu$ s, which is the sum of the control and sensor delays. During this stage, the control system has not responded to the fault and arm voltages are seen to continue the same pattern. As a consequence, the current rise is not arrested. The second stage starts when the arm voltages begin to respond to the dc-side fault and can be observed in the abrupt decrease of the phase A arm voltages. There follows a reduction of the dc-side current to zero. In the third stage, after the dc-side current has reached zero, the phase A arm voltages alternate around zero instead of around half the dc-side voltage.

The assumption that energy balancing is retained during a dc-side fault, i.e., the second assumption in Section III-A, is verified by the observation that minimum and maximum submodule voltages do not diverge significantly and remain within acceptable limits (sixth plot in Fig. 5). Although not shown, the energy balancing control only requires a small control effort to maintain this balance. As a result, the voltage requested by the energy balancing control does not considerably influence the total requested arm voltage and is therefore omitted in the proposed models.

2) Comparison of detailed model with EMT-type models: To verify the accuracy of the waveforms generated during a fault by the proposed models for EMT-type simulations, waveforms from each are compared against the waveforms generated by the detailed simulation model. The comparison involves four cases with following pre-fault power flow: Case (I) 1.0 pu rectifying active power, Case (II) 1.0 pu inverting active power, Case (III) 0.5 pu inductive reactive power and Case (IV) 0.5 pu capacitive reactive power. The accuracy of the proposed models is analyzed using following quantities: the dc-side current, the requested dc-side voltage,  $\tilde{u}^{dc}[k]$  and the phase A arm voltages  $v_u^a$  and  $v_l^a$ . The simulations for the fullbridge case are shown in Fig. 6 and, to facilitate comparison, the simulations for the hybrid case described in Section IV-C are shown in Fig. 7.

In all cases, the close match between the dc-side current of the three-phase EMT-type and the detailed model (seen in Fig. 6) supports the assumption that, under balanced initial conditions, control loops other than the current control may be excluded without significant loss of accuracy. It can be seen that the inner (submodule voltage balancing) control loops do not greatly affect the dc-side current in that the proposed threephase EMT-type model produces the same dc-side current as the detailed model (Fig. 6). Second, the outer (energy balancing) control loops do not greatly affect the dc-side current, as, under the same initial conditions, the requested arm voltage by the three-phase EMT-type and detailed model is almost the same.

The case of 1.0 pu rectifying power (Case (I)) provides evidence which supports the second assumption of Section III-A. In this case, the converter arms are capable of inserting a voltage close to -1.5 kV, i.e., the nominal negative arm voltage limit. This demonstrates that the sum arm voltage did not decrease significantly during stage (i) of the dc-side fault clearing process. However, there is a slight mismatch between the three-phase EMT-type model and the detailed model. This mismatch stems from the fact that all submodule capacitors charge when simultaneously inserted for a certain amount of time, as is the case when a nominal arm voltage limit is hit. The decaying arm current charges all submodule capacitors and hence increases the negative arm voltage beyond the



Fig. 6. Full-bridge case - Comparison of  $i_{dc}$ ,  $u_{dc}^{ctrl}$  and arm voltage output of three-phase EMT-type (solid blue line), dc EMT-type (dashed red line) and detailed model (yellow dotted line).



Fig. 7. Hybrid case - Comparison of  $i_{dc}$ ,  $u_{dc}^{ctrl}$  and arm voltage output of three-phase (solid blue line), dc EMT-type (dashed red line) and detailed model (yellow dotted line).

nominal negative arm voltage limit. Given that the threephase EMT model uses a constant negative arm voltage limit, it underestimates the actually inserted voltage. Furthermore, there is a mismatch between the three-phase and dc EMTtype model. This mismatch stems from the fact that the dc EMT-type model does not accurately take into account the arm



Fig. 8. Comparison of  $i_{dc}$  of three-phase EMT-type (solid blue line) and transfer function model (dashed red line).



Fig. 9. Full-bridge case - Comparison of  $i_{dc}$  of three phase EMT-type (solid blue line), dc EMT-type (dashed red line) and transfer function model (dotted yellow line) for 100 and 150  $\mu$ s additional control delay. Sensor delays vary from 0 to 100  $\mu$ s.

voltage limits because the ac-side dynamics are neglected. In conclusion, Case (I) emphasizes the importance of including the available negative voltage capability in modeling the response of a fault blocking converter to dc-side faults. This limit becomes more important as the negative voltage capability decreases or gain  $K_{dc}$  increases because the mismatch between requested and available arm voltage increases under both conditions.

It is important to note that, within the current control, the controlled variables at the ac and dc sides become coupled when the nominal arm voltage limits are reached. For instance, in the case of rectifying active power, the current control must reduce the active power at the ac and dc side to zero (or to the desired post-fault value) simultaneously and it does so by providing components for the arm voltage reference for control of both ac and dc-side quantities. If the nominal arm voltage limits are reached, the available arm voltage must be distributed between the requests for ac and dcside control contribution, and thereby the two quantities are coupled. This phenomenon was not observed in the cases of inverting active power and pure reactive power modes (Cases (II)-(IV)), because in the former case the requested arm voltages did not reach any limits and in the latter case, no control action is required concerning ac-side quantities (as long as the protection system does not change the pre-fault reactive power reference). In conclusion, for circumstances in



5

Fig. 10. Hybrid case - Comparison of  $i_{\rm dc}$  of three phase EMT-type (solid blue line), dc EMT-type (dashed red line) and transfer function model (dotted yellow line) for 100 and 150  $\mu$ s additional control delay. Sensor delays vary from 0 to 100  $\mu$ s.

which nominal arm voltage limits are reached, the three-phase EMT-type model provides more accurate results than the dc EMT-type model because the three-phase EMT-type model can incorporate the ac system characteristics and therefore those ac quantities in the arm voltages which influence the dc-side fault response.

3) Comparison of three phase EMT-type with transfer function model: To verify the accuracy of the dc-side fault current produced by the transfer function model given in (7), it is compared with the three-phase EMT-type model. The comparison considers the same cases (Case (I)-(IV)) as defined in the previous section.

As for the dc EMT-type model, the waveforms for the transfer function model and the three-phase EMT-type model match except for Case (I) (Fig. 8). This demonstrates that the transfer function model has not lost any pertinent information (compared with the three-phase EMT-type model) except in conditions where a nominal arm voltage limit is reached. It is noteworthy that, in case of active power transfer, the transfer function model is able to take into account pre-fault power flow through the term in (7) associated with  $\tilde{r}^{dc,prt}$ .

4) Assessment of influential parameters on model accuracy: The relative performance of the dc EMT-type model and the transfer function model are investigated for changes in control and sensor delays, and current control proportional gain.

For zero power transfer, the dc-side current waveforms for



Fig. 11. Comparison of  $i_{dc}$  of three phase EMT-type (solid blue line), dc EMT-type (dashed red line) and transfer function model (dotted yellow line) for varying current control gain.

the three-phase and dc EMT-type model match for all control and sensor delays, whereas those of the transfer function only match to the EMT-type models if the control delay is an integer multiple of the control time step (Fig. 9). The latter observation is due to the execution of the transfer function model at the control time step, which is necessary to impose discrete-time control. The accuracy of the transfer function model increases as the control delay draws nearer to a multiple of the control time step. The observations are similar for the case with zero load conditions and that with 1.0 pu rectifying active power, although in the latter case, the arm voltage limits come into play. The dc EMT-type and transfer function model are no longer able to reproduce the result of the three-phase EMTtype model. The waveforms of the former two models do match, but only if the delay is an integer multiple of control time step.

A change in the current control gain has no impact on the accuracy of the dc EMT-type and transfer function model except for the case in which the nominal arm voltage limits are hit (Fig. 11). In case the nominal arm voltage limits are hit, a lower current control gain results in a better match between the waveforms of the dc EMT-type and transfer function model compared to those of the three-phase EMT-type model (Fig. 11b).

#### C. Simulation Verification - Hybrid MMC

In this section, the MMC model assumes 50% half- and 50% full-bridge submodules in each arm, which limits the nominal negative voltage capability of each arm to 750 V whereas the nominal positive voltage capability remains 1500 V.

1) Comparison of detailed model with EMT-type models: As expected from the results in Section IV-B, the waveforms of the EMT-type models closely match those of the detailed model except for Cases (I) and (IV), where the nominal arm voltage limit is reached (Fig. 7). The dc-side fault current waveform exhibits a longer decay compared with the fullbridge case of Fig. 6a, as the negative voltage capability is reduced. Again, the close match between the EMT-type models and the detailed simulation model supports the assumptions made in Section III-A.

The effect of submodule capacitor charging is more pronounced in the hybrid MMC, and causes the current waveforms produced by the three-phase EMT-type and detailed model to differ fom the full-bridge MMC. The effect is most noticeable in Cases (I) and (IV). In Case (I), the dc-side voltage as requested by the voltage control is the largest of all cases because the pre-fault dc-side current and the dc-side fault current are of the same polarity. For the detailed simulation, the sum of the arm submodule voltages increases beyond the nominal arm voltage limit, which causes the dc-side current to decay faster for the detailed model than for the EMT-type model which does not capture this voltage increase. There are important differences in response between Case (III), in which the converter absorbs reactive power from the grid, and (IV), in which the converter injects reactive power into the grid. In Case (IV), the nominal arm voltage limits are reached for a longer period of time compared with Case (III) because the converter must generate a larger ac-side voltage to inject rather than to absorb reactive power. It was observed that the current waveform produced by the three-phase EMT-type model in Case (IV) decays faster compared with the detailed model (Fig. 7d), in contrast to what occurs in Cases (I) and (III). In Case (IV), the negative voltage injected by the detailed model is initially lower in comparison to that of the threephase EMT-type model. It should be noted that, in all cases investigated, there was no pattern observed which indicated persistent under- or overestimation of the fault current.

The dc EMT-type model shows a faster decay of fault current compared with the detailed model since it overestimates the available negative voltage capability. The available negative voltage capability depends on the pre-fault arm voltage at the moment of fault inception, and, as a consequence, differs for each of the converter legs.

2) Assessment of influential parameters on model accuracy: The relative performance of the proposed models was tested for the same parameters as in Section IV-B4, i.e., control and sensor delay, and current control proportional gain. The conclusions of Section IV-B4 hold for the greater part of the analysis, except that the waveforms generally show a larger deviation compared with those in Section IV-B4 as nominal arm voltage limits are reached in a larger number of cases and for longer durations. The current control gain has less influence on the output waveforms of the hybrid (Fig. 11d) compared with the full-bridge case (Fig. 11b), as, due to the lower negative available voltage capability, the nominal arm voltage limits are hit before the change in current control takes effect.

#### V. EXPERIMENTAL VERIFICATION

A lab-scale MMC, built to the specifications of Table II and described in detail in [44], was used to explore the validity of the proposed reduced models, the assumption on which they are based and the veracity of the detailed model against which they were compared in the preceding Section. The



Fig. 12. Experimental set-up of converter, fault and dc source and load.

converter was operated in conjunction with a dc source, a load impedance and a mechanism for creating a near-short circuit on the dc poles, as shown in Fig. 12. The converter was controlled with a discrete-time controller (with a sample step of 100  $\mu$ s) implemented on a real-time hardware-in-the-loop (HIL) simulator. All controls except for the current control were taken from [44]. The current control was implemented according to Section IV-A2. The sensor delay was estimated as close to zero and the control delay was estimated as 100  $\mu$ s, i.e., one control time step. The dc-side fault was emulated using a circuit between the positive and negative pole, comprising two IGBTs and four resistors of 5  $\Omega$ . A pair of two parallel-connected resistors and an IGBT was placed between each pole and ground, to give an effective pole-toground resistance of 2.5  $\Omega$ . The IGBTs were gated-on for as long as the fault persists. The dc source and load were formed of pairs of MAGNA-POWER TSD1000-15 and MAGNA-POWER ARx7.5-1000-15+LXI. The pertinent voltages and currents were obtained via sensors connected to the real-time HIL simulator and sampled every 100  $\mu$ s.

The experiments yielded waveforms with similar shapes as those obtained with the detailed simulation model but give reassurance that the detailed simulation model has not neglected a feature of the system that is relevant to the dcside fault response. For instance, the waveforms for a dc-side fault under zero load pre-fault conditions obtained with the hardware experiments, shown in Fig. 13, are similar to those of the detailed simulation model, shown in Fig. 5. The difference in peak dc-side fault current (top plots in Fig. 5 and 13), can be attributed to the fact that in the hardware experiments the total delay for the sensors and control is only 100 rather than 200  $\mu$ s in the simulations. Second, the arm voltages shown by the red and blue lines show a similar overall response compared to the arm voltages of the simulation model. The arm voltages in Fig. 5b are the actual arm voltages as obtained with probe measurements, whereas those in Fig. 5a are reconstructed based on control inputs and the measured dc-side voltage. The probe measurements show that the control response during the experiments is smaller than for the simulations, which reflects that the peak dc-side current is lower. The submodule voltages remain balanced and are controlled within a very narrow range during the dc-side fault and subsequent fault handling process, as was the case for the detailed simulation.

To validate the modeling assumptions and to analyze the accuracy of the reduced three-phase EMT-type model against the experimental results, a detailed comparison of current and arm voltage waveforms is carried out for the following pre-fault power set-points: 0.7 pu and -1.0 pu active power and 0.5 and -0.5 pu reactive power set-points. The rectifying case is limited to 0.7 pu active power because of a limitation in the dc loads to absorb the power and a safety margin on the peak fault current to avoid overcurrents in the converter arms.

To compare the waveforms obtained with the experiments with those of the simulations, the dc-side voltage measured in the experimental set-up is used as the dc-side voltage applied at the converter terminals in the simulations. The waveforms obtained from the experimental set-up and the simulation models are shown in Fig. 14 and Fig. 15. In the experiments, the dc-side current waveform was obtained via two methods: the lightblue solid line shows the dc-side current as measured directly at the converter terminals through the HIL controller (and therefore sampled at 100  $\mu$ s). The green solid line shows an estimate for the dc-side current obtained from measuring the arm currents with a high-bandwidth current probe (the measured upper and lower arm currents are summed up and multiplied by a factor 3/2 to obtain an estimate for the dc-side current). The good correspondence between the waveforms obtained by both measurement methods verifies that the sampling step of 10 kHz provides a sufficiently accurate measurement of the dc-side fault current. These two measures of current can be compared to the blue line which is the sampled-time result for dc-side current from the simulation of the reduced model. A similar comparison can be made for the arm voltages in Fig. 15 between experimental results in yellow and purple compared with simulation results in blue and red. These results also confirm the expectations on model accuracy obtained from the analysis in Section IV-B.

#### VI. CONCLUSION

The dc-side fault response of MMCs with the ability of retaining current control during dc-side faults (i.e., with controlled dc-side fault blocking capability) is primarily determined by the current control dynamics, control and sensor delays, and the degree of negative voltage capability provided by the converter arms. The dc-side fault response can be divided into three successive stages: initial uncontrolled fault current increase, controlled fault current decrease and steady state. To efficiently model this response, three models were developed and were named three-phase EMT-type, a dc EMT-type and transfer function model. The proposed models



Fig. 13. Experimental results obtained from the lab-scale converter configured as full-bridge MMC, showing (from top to bottom): dc-side current, dc-side voltage, ac-side current, ac-side voltages, phase A upper arm (blue with yellow overlay) and lower arm (red with purple overlay) voltage and phase A average sum submodule voltage for upper (blue) and lower arm (red) for a dc-side fault at t=0 ms.

have lower model complexity compared with the state of the art, principally because internal variables such as submodule voltages, and their associated balancing controls, are excluded. The experiments with a lab-scale converter prototype support the theoretical analysis and show that the reduced model complexity still provides for accurate representation of dc-side current waveforms over the time intervals of interest.

A verification against a detailed circuit model has shown that all three proposed models are able to accurately represent the dc-side fault response in cases where arm voltages are not restricted by limits imposed by the maximum available negative arm voltage. In case a negative arm voltage limit is reached, the dc-side current control is no longer decoupled from the ac-side and internal balancing current controls, and the three-phase EMT-type model outperforms the two other models. In this case, the sole loss of inaccuracy in the threephase EMT-type model stems from not incorporating the increase of arm voltages beyond the nominal negative arm voltage limit. An assessment of relative performance of the proposed models has shown that this voltage limit becomes more important, and the dc EMT-type and transfer function models perform worse compared with the three-phase EMTtype model, (i) as the negative arm voltage reduces, (ii) as the proportional gain of the current control is increased, (iii) with increasing control and sensor delay, (iv) for pre-fault rectifying rather than inverting power and (v) with injection of reactive power into the ac system prior to and during the fault. In summary, the three models differ in assumptions made and accuracy achieved, ranging from the transfer function to the three-phase EMT-type model as least to most accurate.

#### REFERENCES

- A. E. MacDonald, C. T. M. Clack, A. Alexander, A. Dunbar, J. Wilczak, and Y. Xie, "Future cost-competitive electricity systems and their impact on US CO2 emissions," *Nature Climate Change*, vol. 6, no. 5, pp. 526– 531, May 2016.
- [2] M. Barnes, D. Van Hertem, S. P. Teeuwsen, and M. Callavik, "HVDC Systems in Smart Grids," *Proceedings of the IEEE*, vol. 105, no. 11, pp. 2082–2098, Nov. 2017.
- [3] G. Tang, Z. He, H. Pang, X. Huang, and X.-P. Zhang, "Basic topology and key devices of the five-terminal DC grid," *Power and Energy Systems, CSEE Journal of*, vol. 1, no. 2, pp. 22–35, Jun. 2015.
- [4] D. Van Hertem, O. Gomis-Bellmunt, and J. Liang, *HVDC Grids: For Offshore and Supergrid of the Future*. Hoboken, NJ: Wiley-IEEE Press, 2016.



Fig. 14. Comparison of dc-side current waveforms obtained with experimental set-up (solid green and lightblue lines) and detailed (solid yellow line) and three-phase EMT-type (solid red line) simulation model.

- [5] R. W. De Doncker, "Power electronic technologies for flexible DC distribution grids," in *Proc. IPEC 2014 - ECCE ASIA*, Hiroshima, Japan, May 2014, pp. 736–743.
- [6] T. Dragicevic, J. C. Vasquez, J. M. Guerrero, and D. Skrlec, "Advanced LVDC Electrical Power Architectures and Microgrids: A step toward a new generation of power distribution networks." *IEEE Electrific. Mag.*, vol. 2, no. 1, pp. 54–65, Mar. 2014.
- [7] F. B. Ajaei and R. Iravani, "Enhanced Equivalent Model of the Modular Multilevel Converter," *IEEE Trans. Power Del.*, vol. 30, no. 2, pp. 666– 673, Apr. 2015.
- [8] M. Ashourloo and R. Iravani, "A Reduced-Order Model of Full-Bridge Modular Multilevel Converter for the Analysis of Electromagnetic Transients," in *Proc. IPST 2019*, Perpignan, France, Jun. 2019, 6 pages.
- [9] N. Ahmed, L. Ängquist, S. Norrga, and H.-P. Nee, "Validation of the continuous model of the modular multilevel converter with blocking/deblocking capability," in *Proc. IET ACDC 2012*. Birmingham, UK: KTH, Electrical Energy Conversion, Dec. 2012.
- [10] N. Ahmed, L. Ängquist, S. Norrga, A. Antonopoulos, L. Harnefors, and H.-P. Nee, "A Computationally Efficient Continuous Model for the Modular Multilevel Converter," *IEEE Trans. Emerg. Sel. Topics Power Electron.*, vol. 2, no. 4, pp. 1139–1148, Dec. 2014.
- [11] J. Xu, A. M. Gole, and C. Zhao, "The Use of Averaged-Value Model of Modular Multilevel Converter in DC Grid," *IEEE Trans. Power Del.*, vol. 30, no. 2, pp. 519–528, Apr. 2015.
- [12] H. Saad, K. Jacobs, W. Lin, and D. Jovcic, "Modelling of MMC including half-bridge and Full-bridge submodules for EMT study," in 2016 Power Systems Computation Conference (PSCC), Jun. 2016, pp. 1–7.
- [13] C. E. Sheridan, M. M. C. Merlin, and T. C. Green, "Reduced Dynamic



Fig. 15. Comparison of upper and lower arm voltage waveforms for one phase obtained with experimental set-up (solid green and lightblue lines), and detailed (solid purple and yellow lines) and three-phase EMT type simulation models (solid red and blue lines).

Model of The Alternate Arm Converter," in *Proc. 2014 IEEE COMPEL*, Jun. 2014, pp. 1–6.

- [14] W. Leterme, J. Beerten, and D. Van Hertem, "Equivalent circuit for half-bridge MMC dc fault current contribution," in *Proc. IEEE ENER-GYCON*, Leuven, Belgium, Apr. 2016, p. 6 pages.
- [15] B. Li, J. He, J. Tian, Y. Feng, and Y. Dong, "DC fault analysis for modular multilevel converter-based system," J. Mod. Power Syst. Clean Energy, vol. 5, no. 2, pp. 275–282, Mar. 2017.
- [16] A. Nami, J. Liang, F. Dijkhuizen, and P. Lundberg, "Analysis of modular multilevel converters with DC short circuit fault blocking capability in bipolar HVDC transmission systems," in *Proc. IEEE EPE ECCE-Europe*, Geneva, Switzerland, Sep. 2015, 10 pages.
- [17] M. Abedrabbo, C. Petino, and A. Schnettler, "Analysis of the behavior of HVDC converter based on full-bridge submodules during DC fault conditions," in *Proc. IEEE ENERGYCON*, Leuven, Belgium, Apr. 2016, 6 pages.
- [18] J. Hu, R. Zeng, and Z. He, "DC fault ride-through of MMCs for HVDC systems: a review," *The Journal of Engineering*, vol. 2016, no. 9, pp. 321–331, Sep. 2016.
- [19] J. Yang, J. E. Fletcher, and J. O'Reilly, "Short-Circuit and Ground Fault Analyses and Location in VSC-Based DC Network Cables," *IEEE Trans. Ind. Electron.*, vol. 59, no. 10, pp. 3827–3837, Oct. 2012.
- [20] R. Marquardt, "Modular Multilevel Converter: An universal concept for HVDC-Networks and extended DC-Bus-applications," in *Proc. IPEC* 2010 - ECCE Asia, Sapporo, Japan, Jun. 2010, pp. 502–507.
- [21] —, "Modular Multilevel Converter topologies with DC-Short circuit current limitation," in *Proc. IPEC 2011 - ECCE Asia*, Jeju, South Korea, Jun. 2011, pp. 1425–1431.
- [22] X. Yu, Y. Wei, and Q. Jiang, "STATCOM Operation Scheme of the

CDSM-MMC During a Pole-to-Pole DC Fault," *IEEE Trans. Power Del.*, vol. 31, no. 3, pp. 1150–1159, Jun. 2016.

- [23] M. M. C. Merlin, D. Soto-Sanchez, P. D. Judge, G. Chaffey, P. Clemow, T. C. Green, D. R. Trainer, and K. J. Dyke, "The Extended Overlap Alternate Arm Converter: A Voltage-Source Converter With DC Fault Ride-Through Capability and a Compact Design," *IEEE Trans. Power Electron.*, vol. 33, no. 5, pp. 3898–3910, May 2018.
- [24] K. Sharifabadi, L. Harnefors, H.-P. Nee, S. Norrga, and R. Teodorescu, Design, Control, and Application of Modular Multilevel Converters for HVDC Transmission Systems. Chichester, UK: John Wiley & Sons, 2016.
- [25] CIGRÉ WG B4-57, "Guide for the Development of Models for HVDC Converters in a HVDC Grid," CIGRÉ, Tech. Rep., Dec. 2014.
- [26] U. Gnanarathna, A. Gole, and R. Jayasinghe, "Efficient Modeling of Modular Multilevel HVDC Converters (MMC) on Electromagnetic Transient Simulation Programs," *IEEE Trans. Power Del.*, vol. 26, pp. 316–324, Oct. 2011.
- [27] Z. Sun, F. Gao, Z. Li, Y. Luo, P. Wang, Y. Li, X. Yang, and R. Gou, "The analysis and experiment of dc-link short-circuit of modular multilevel converter based high voltage direct current system," in *Proc. 2014 IEEE ICIEA*, Hangzhou, China, Jun. 2014, pp. 1287–1291.
- [28] Y. Shi and H. Li, "Isolated Modular Multilevel DC–DC Converter With DC Fault Current Control Capability Based on Current-Fed Dual Active Bridge for MVDC Application," *IEEE Trans. Power Electron.*, vol. 33, no. 3, pp. 2145–2161, Mar. 2018.
- [29] S. Cui, S. Kim, J. Jung, and S. Sul, "Principle, control and comparison of modular multilevel converters (MMCs) with DC short circuit fault ridethrough capability," in *Proc. 2014 IEEE APEC*, Mar. 2014, pp. 610–616.
- [30] —, "A comprehensive cell capacitor energy control strategy of a modular multilevel converter (MMC) without a stiff DC bus voltage source," in *Proc. 2014 IEEE APEC*, Mar. 2014, pp. 602–609.
- [31] M. Winkelnkemper, L. Schwager, P. Blaszczyk, M. Steurer, and D. Soto, "Short circuit output protection of MMC in voltage source control mode," in *Proc. 2016 IEEE-ECCE*, Milwaukee, WI, USA, Sep. 2016, pp. 1–6.
- [32] S. Wenig, M. Goertz, C. Hirsching, M. Suriyah, and T. Leibfried, "On Full-Bridge Bipolar MMC-HVdc Control and Protection for Transient Fault and Interaction Studies," *IEEE Trans. Power Del.*, 2018, [Early Access].
- [33] S. Allebrod, R. Hamerski, and R. Marquardt, "New transformerless, scalable Modular Multilevel Converters for HVDC-transmission," in *Proc. IEEE PESC*, Rhodes, Greece, Jun. 2008, pp. 174–179.
- [34] P. Münch, S. Liu, and M. Dommaschk, "Modeling and current control of modular multilevel converters considering actuator and sensor delays," in *Proc. 2009 IECON*, Porto, Portugal, Nov. 2009, pp. 1633–1638.
- [35] L. Harnefors, A. Antonopoulos, S. Norrga, L. Angquist, and H. Nee, "Dynamic Analysis of Modular Multilevel Converters," *IEEE Trans. Ind. Electron.*, vol. 60, no. 7, pp. 2526–2537, Jul. 2013.
- [36] A. Nami, J. Liang, F. Dijkhuizen, and G. Demetriades, "Modular Multilevel Converters for HVDC Applications: Review on Converter Cells and Functionalities," *IEEE Trans. Power Electron.*, vol. 30, no. 1, pp. 18–36, Jan. 2015.
- [37] E. Prieto-Araujo, A. Junyent-Ferré, C. Collados-Rodríguez, G. Clariana-Colet, and O. Gomis-Bellmunt, "Control design of Modular Multilevel Converters in normal and AC fault conditions for HVDC grids," *Electric Power Systems Research*, vol. 152, pp. 424–437, Nov. 2017.
- [38] G. F. Franklin, J. D. Powell, and M. L. Workman, *Digital Control of Dynamic Systems*, 3rd ed. CA: Addison-Wesley, 1998.
- [39] P. Münch, D. Görges, M. Izák, and S. Liu, "Integrated current control, energy control and energy balancing of Modular Multilevel Converters," in *Proc. 2010 IECON*, Glendale, AZ, USA, Nov. 2010, pp. 150–155.
- [40] R. Zeng, L. Xu, L. Yao, and B. W. Williams, "Design and Operation of a Hybrid Modular Multilevel Converter," *IEEE Trans. Power Electron.*, vol. 30, no. 3, pp. 1137–1146, Mar. 2015.
- [41] C. Oates, "Modular Multilevel Converter Design for VSC HVDC Applications," *IEEE Trans. Emerg. Sel. Topics Power Electron.*, vol. 3, no. 2, pp. 505–515, Jun. 2015.
- [42] P. Ruffing, C. Brantl, C. Petino, and A. Schnettler, "Fault current control methods for multi-terminal DC systems based on fault blocking converters," *The Journal of Engineering*, vol. 2018, no. 15, pp. 871–875, 2018.
- [43] P. D. Judge, G. Chaffey, M. M. C. Merlin, P. R. Clemow, and T. C. Green, "Dimensioning and Modulation Index Selection for the Hybrid Modular Multilevel Converter," *IEEE Trans. Power Electron.*, vol. 33, no. 5, pp. 3837–3851, May 2018.

- [44] J. Wylie, "Reliability Analysis of Modular Multi-level Converters for High and Medium Voltage Applications," Ph.D. dissertation, Imperial College London, London, UK, Jan. 2019.
- [45] S. Wenig, F. Rojas, K. Schönleber, M. Suriyah, and T. Leibfried, "Simulation Framework for DC Grid Control and ACDC Interaction Studies Based on Modular Multilevel Converters," *IEEE Trans. Power Del.*, vol. 31, no. 2, pp. 780–788, Apr. 2016.



Willem Leterme (S'12-M'16) received the M.Sc. and Ph.D. degrees in electrical energy engineering from KU Leuven, Leuven, Belgium, in 2012 and 2016, respectively. Currently, he is a Research Expert with KU Leuven/EnergyVille. In 2015 he has visited the University of Manchester as a Ph.D. student and in 2018 he was with Imperial College London as a visiting post-doctoral researcher, where both visits were funded by Research Foundation-Flanders. He is an active member of CIGRE. His research interests lie in the areas of power system

protection and modeling for electromagnetic transient studies with a focus on HVDC systems.



**Paul D. Judge** (M'13) received the B.Eng (Hons.) degree in electrical engineering from University College Dublin, Dublin, Ireland, in 2012, and the Ph.D degree from Imperial College London, London, U.K., in 2016, for which he received the Eryl Cadwaladr Davies Prize for Best Doctoral Thesis. He was the recipient of the Best Paper Award for his submission to the IEEE Transactions on Power Delivery special issue on "Frontiers of DC Technology" in 2018. He is currently a Research Associate with the University of Edinburgh, Edinburgh, U.K.

His main research areas are in power converter design and control, as well as power system integration aspects of HVDC technology.



**James Wylie** (SM'15) received the B.Eng. (first class Hons.) degree from Northumbria University, Newcastle, U.K., in 2014, and the Ph.D. degree from Imperial College, London, U.K., in 2019, both in electrical and electronic engineering. After completing his Ph.D. he moved to industry and now works as a power systems engineer.



**Tim C. Green** (M'89-SM'03-F'19) received a B.Sc. (Eng) (first class honours) from Imperial College London, UK in 1986 and a Ph.D. from Heriot-Watt University, Edinburgh, UK in 1990. He is a Professor of Electrical Power Engineering at Imperial College London, and Co-Director of the Energy Futures Lab with a role of fostering interdisciplinary energy research across the university. His research uses the flexibility of power electronics to create electricity networks that can accommodate greater amounts of low carbon technologies. In HVDC, he

has contributed converter designs that strike improved trade-offs between power losses, physical size and fault handling. In distribution systems, he has pioneered the use of soft open points and the study of stability of grid connected inverters. Prof. Green is a Chartered Engineer in the UK and a Fellow of the Royal Academy of Engineering.