

## **III-V 4D Transistors**

The Harvard community has made this article openly available. Please share how this access benefits you. Your story matters.

| Citation          | Gu, J. J., X. W. Wang, J. Shao, A.T. Neal, M. J. Manfra, R. G. Gordon, and P. D. Ye. 2012. III-V 4D Transistors. In Proceedings of the 70th Annual Device Research Conference (DRC 2012), June 18-20, 2012, University Park, Pennsylvania. Piscataway: Ieee Press Books.     |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Published Version | doi:10.1109/DRC.2012.6256964                                                                                                                                                                                                                                                 |
| Accessed          | February 19, 2015 10:53:53 AM EST                                                                                                                                                                                                                                            |
| Citable Link      | http://nrs.harvard.edu/urn-3:HUL.InstRepos:10021409                                                                                                                                                                                                                          |
| Terms of Use      | This article was downloaded from Harvard University's DASH<br>repository, and is made available under the terms and conditions<br>applicable to Open Access Policy Articles, as set forth at<br>http://nrs.harvard.edu/urn-3:HUL.InstRepos:dash.current.terms-of-<br>use#OAP |

(Article begins on next page)

## **III-V 4D Transistors**

J. J. Gu<sup>1)</sup>, X. W. Wang<sup>2)</sup>, J. Shao<sup>3)</sup>, A. T. Neal<sup>1)</sup>, M. J. Manfra<sup>3)</sup>, R. G. Gordon<sup>2)</sup>, and P. D. Ye<sup>1)\*</sup> <sup>1)</sup> School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47906, U.S.A.

<sup>2)</sup> Department of Chemistry and Chemical Biology, Harvard University, Cambridge, MA 02138, U.S.A.

<sup>3)</sup> Department of Physics, Purdue University, West Lafavette, IN, 47906, U.S.A.

\* Tel: 1-765-494-7611, Fax: 1-765-496-6443, Email: yep@purdue.edu

Recently, III-V gate-all-around (GAA) nanowire MOSFETs or III-V 3D transistors have been experimentally demonstrated by a top-down approach <sup>[1-2]</sup>, showing excellent scalability down to channel length (L<sub>ch</sub>) of 50nm. Although parallel integration of the InGaAs nanowires have been successfully demonstrated in Ref. [1] delivering high drive current per wire, the overall current drivability of the devices are still limited by the relatively large pitch of the nanowires. This limitation would become even more severe with further down-scaling of the nanowire width  $(W_{NW})$  and height  $(H_{NW})$ . One elegant solution to improve current drivability is through vertical stacking of nanowires, which has been demonstrated on Si platform <sup>[3]</sup>. In this work, we have developed a top-down fabrication process to create vertical (normal to the wafer) and lateral (parallel to the wafer) InGaAs nanowire arrays. We call this new type of nanowire devices III-V 4D transistors to distinguish them from III-V 3D transistors <sup>[1-2]</sup> which has only one vertical layer and multiple lateral wires. Furthermore, InGaAs GAA nanowire MOSFETs with 3×4 nanowire array has also been demonstrated for the first time.

Fabrication started with a 2 inch semi-insulating InP (100) substrate. As shown in Fig. 1(a), the following layers were grown sequentially on the InP substrate: a 100nm undoped InAlAs etch stop layer, an 80nm undoped InP sacrificial layer, and then three layers of 30nm In<sub>0.53</sub>Ga<sub>0.47</sub>As channel with a 40nm InP layer in between each channel layer. Source/drain implantation was carried out with two-step Si implantation at 20keV and 60keV with a dose of  $1 \times 10^{14}$  cm<sup>-2</sup>. Fin etching using a novel Cl<sub>2</sub>/O<sub>2</sub> chemistry was performed with pre-patterned ALD Al<sub>2</sub>O<sub>3</sub> as etch mask. The oxide mask offers much higher selectivity to InGaAs/InP and therefore allows the fabrication of taller fins with H<sub>fin</sub>=150nm. After fin etching, the sample was soaked in HCl:H<sub>2</sub>O (1:2) solution for nanowire release. The HCl based solution selectively removes the InP sacrificial layers underneath each of the InGaAs channel layers provided that the fins were patterned along (100) directions <sup>[1]</sup>. 10nm Al<sub>2</sub>O<sub>3</sub> and 40nm WN was then grown by ALD after surface passivation. WN is a kind of conductive nitride with a high thermal stability and a high work function of ~4.6eV <sup>[4]</sup>. The ALD process offers smooth (rms roughness  $0.2 \sim 0.3$  nm), conformal (excellent conformality on a hole sample with 210:1 aspect ratio) and pure WN films with reasonably low conductivity (several m $\Omega$  cm). Cr/Au gate was then defined through a liftoff process and used as the etch mask for the subsequent CF<sub>4</sub>/Ar based WN gate etch process. Finally, Au/Ge/Ni based ohmic contacts were formed by e-beam evaporation and liftoff process and the definition of testing pads concludes the fabrication process. All patterns were defined using a UHR Vistec VB6 e-beam lithography system. Fig. 1 shows the schematic diagram of the device structure as an orthographic projection and a cross-sectional view of the vertically stacked nanowires. Fig. 2 summarized key fabrication process steps.

Fig. 3 (a) shows the top view SEM image of a finished device, showing parallel integration of 4 nanowire stacks laterally on the wafer. Fig. 3 (b) shows the cross sectional TEM image of one of these stacks, showing the 3 vertical stacked nanowires. The Al<sub>2</sub>O<sub>3</sub> dielectric and WN gate metal was clearly observed around all the wires, confirming the conformality of the ALD process. Due to the non-vertical fin etching process, the  $W_{NW}$  increases from ~20nm for layer 1, ~60nm for layer 2, to ~100nm for layer 3, with a fixed H<sub>NW</sub> of 30nm for all three layers defined by the MBE growth thickness. More vertical dry etching process is under development. However, the stacked nanowires with different size could also be beneficial for better linearity than the uniform wires for RF device applications <sup>[5]</sup>. Fig. 3(c) shows the vertical and lateral integration of a  $3 \times 4$  InGaAs nanowire array. Fig. 4 shows the output characteristics of a typical device with  $3 \times 4$  nanowire array with L<sub>ch</sub>=200nm. The maximum saturation current reaches  $\sim$ 3mA at V<sub>ds</sub>=1V and V<sub>es</sub>=2V. Normalization by total perimeter of the 12 nanowires yields a high drive current of 1.35mA/ $\mu$ m. If normalized only by the average dimension (60nm), I<sub>ds</sub>~12mA/ $\mu$ m. As shown in Fig. 5, peak transconductance of 0.6mS/µm and 0.85mS/µm (5.4mS/µm and 7.7mS/µm normalized by the average dimension) was obtained at  $V_{ds}$  of 0.5V and 1V, respectively.

In conclusion, we fabricated for the first time vertically and laterally integrated III-V 4D transistors. III-V GAA nanowire MOSFETs with 3×4 arrays show high drive current of 1.35mA/µm and high transconductance of 0.85 mS/ $\mu$ m. The vertical stacking of the III-V nanowires have provided an elegant solution to the drivability bottleneck of nanowire devices and is promising for future low-power logic and RF application.

References: [1] J. J. Gu et al., IEDM Tech. Dig. 769, 2011. [2] J. J. Gu, et al., IEEE Electron Device Lett. in press. [3] W. W. Fang et al., IEEE Electron Device Lett. 28, p. 211, 2007. [4] J. S. Becker et al., Chem. Mat., 15, 2969 2003. [5] X. L. Li et al., private communications.

Acknowledgement: This work is supported by SRC FCRP MSD Focus Center and NSF.



**Fig. 1 (a)** Schematic diagram of vertically stacked  $(3 \times 1)$  InGaAs GAA nanowire MOSFETs. **(b)** Cross sectional view of the 3-layer vertically stacked InGaAs nanowires along AA'.







- ♦ WN gate etch (CF₄/Ar)
- 🖕 Au/Ge/Ni S/D

Fig. 2 Fabrication process flow for vertically stacked InGaAs GAA nanowire MOSFETs.

**Fig. 3 (a)** Top-view SEM image of a vertically stacked InGaAs GAA nanowire MOSFETs with 4 parallel nanowire stacks. AA' and BB' correspond to the direction in Fig. 1(a).

(b) Cross sectional high resolution TEM image of a InGaAs nanowire stack. The nanowires are wrapped by 10nm ALD  $Al_2O_3$  gate dielectric and 40nm ALD WN metal gate. The  $W_{NW}$  increase from layer 1 through layer 3 due to the non-vertical fin dry etching process. The  $W_{NW}$  for layer 1, 2 and 3 are measured to be around 20, 60, and 100nm. The  $H_{NW}$  for each layer is 30nm. Therefore the total perimeter of a 3×1array is ~540nm.

(c) The cross sectional TEM image of the  $3 \times 4$  nanowire array along A-A'.



Fig. 4 Output characteristics of vertically stacked InGaAs GAA nanowire MOSFETs with  $3 \times 4$  nanowire array. The maximum saturation current reaches 1.35mA/µm at V<sub>ds</sub>=1V and V<sub>gs</sub>=2V normalized by total perimeter of the nanowires.



Fig. 5  $g_m$ -V<sub>gs</sub> of vertically stacked InGaAs GAA nanowire MOSFETs with 3×4 nanowire array. The maximum  $g_m$  reaches 0.85mS/ $\mu$ m at V<sub>ds</sub>=1V and 0.6mS/ $\mu$ m at V<sub>ds</sub>=0.5V normalized by total perimeter of the nanowires.