# Comparative Accuracy Study of Current-Mode versus Voltage Mode Analog Memory in 0.25µm Technology.

J. Michel, F. Vautrin, F. Braun

LEPSI, 28 rue du Loess – BP20 – 67037 Strasbourg Cedex02 - FRANCE michel@lepsi.in2p3.fr

## *Abstract*

The aim of this work is the study of switched-current and voltage-mode memory cells in order to develop a model including non-ideal effects such as charge injections, nonlinear capacitance and readout system influence. These models will allow non-linearity control regard to surface, speed and power criteria in digital dedicated submicrometer technology. Such models lead to a memory cell optimization in order to include it in an analog memory. The goal of our work is to identify accuracy limits that can be reached with minimum size architectures in a deep submicrometer technology (0.25 µm) for both types of cells: voltage mode and current mode. By studying operating phases of each cell, we have developed theoretical models that include non-linear effects.

## I. INTRODUCTION

This work is focused on the Silicon Tracker detector for CMS experiences. In the front-end chip the analog data's are stored in an analog memory waiting the first level trigger decision [1]. To preserve precisely the signal the memory must be accurate; a good value for such memory is about 8 to 10-bit resolution. But the high-energy environment needs low-power, radiation-hard and small area solutions. For cheaper solutions single polysilicon submicrometer CMOS technology are selected. So the new challenge is to develop accurate analog memory in digital dedicated low voltage CMOS Technologies.

By definition, an analog memory consists of several thousands of channels of several hundreds of depth cells. The study of these memories goes through memory cell performance identification followed by the superposition of random distribution of the characteristics due to a spatial distribution of the cells. The cells have to be faithfully reproducible, low-noise, of minimum area and power.

Power per cell and area per cell are critical points. In a front-end chip as FILTRES [1] or APV the size of the analog memory is about  $1/4$  to  $1/3$  of the total area. In fact a little area increase for one cell is dramatic for all the circuit. A state of the art on analog memories works show that the balance between power and area can be achieved by using submicrometer technologies. Moreover, such technologies can be used in radiating environment. But the supply voltages are reduced thus limiting the dynamic range of voltage-mode signals. So an interesting alternative is the current mode approach. Such memory cell is based on a second-generation current copier [2] that introduce a feedback loop in the acquisition phase implying lower non-linearity and for which dynamic range is not intimately bound to power supplies. These structures are fully compatibles with the new CMOS submicrometer technologies dedicated to digital circuits. Indeed, there are not limited (first approximation) by linearity and hysteresis of storage capacitors, like in voltage-mode. In this work the two approach (voltage and current) are studded and than compared. With supply voltage down scaling, the Non-linearity of the devices is a new limitation in the high precision feasibility. The classical voltage storage cell is greatly affected by the capacitor non-linear behavior and in second order by the charge injections [3,4].

As stated above the dynamic range reduction impose that the acceptable linearity deviation must be reduced for preserving the accuracy before conversion into a digital form. Our idea is to limit the non-linearity deviation of the static characteristic below a fraction of the quantum resolution. It is then important to related the non-linear characteristic with the quantization noise power and decide to keep the power of the harmonics lower then the quantization noise power.

To achieve such study we develop a polynomial model of the static transfer characteristic using Taylor series developments:  $y(x) = a_0 + a_1x + a_2x^2 + a_3x^3 + ...$ , where the term  $a_0$  is an offset  $a_1$  the small signal gain and all other coefficients are the Non-Linear error terms. The coefficients are than analyzed to control the Non-linearity effects. In the two approaches we take into account the read out system which has an important effects.

The aim of such a study is to propose an easy and accurate model for a non-linearity quantitative analysis that allows to obtained a non-linearity error NL less than half a quantum. This analysis highlights the predominant factors that influence the non-linearity. Such models allow optimized design for minimum size of the cell, high speed, accurate and low-power criteria.

#### II. NON LINEAR FORMALISM

Generally in an acquisition system the analog signal is processed before it is converted into a digital form. If the analog part must be transparent then his linearity deviation from an ideal straight-line characteristic must be lower then the quantification error "the quantum". This statement set the

k



This figure depicts a typical acquisition system with a Sample and Hold cell in front of an ADC converter.  $FS_x$  and  $FS<sub>y</sub>$  express the full-scale swing of the variables X and Y around their own quiescent point  $X_0$  and  $Y_0$  respectively. We will assume that ideally  $FS<sub>y</sub> = FS<sub>ABC</sub>$  where  $FS<sub>ADC</sub>$  is the input full-scale of the converter.

The static transfer function of the sample and hold cell is described by a polynomial:  $Y=Y_0+y=f(X_0+x)$  with  $y=a_1x+a_2x^2+a_3x^3$ .

We define the **Non-Linear deviation** by:  $\varepsilon_{NL} \equiv y - a_1x$  $\equiv a_2x^2 + a_3x^3$ . The **Non-Linearity error** is then expressed by:

$$
NL \equiv \frac{max|\epsilon_{_{NL}}|}{FS_{Y}} = \frac{max|\epsilon_{_{NL}}|}{FS_{ADC}} = \frac{max|\epsilon_{_{NL}}|}{q \cdot 2^{N}} \equiv \frac{1}{k \cdot 2^{N}}
$$

 $\sqrt{2}$ 3 For general expressions of these two terms, we introduce the reduced input variable  $m=x/X_0$  and normalize the output signal to the small signal gain of the cell. It becomes for the output signal:

$$
\overline{y}(m) = \frac{y(m)}{\overline{a}_1} = m + \frac{\overline{a}_2}{\overline{a}_1}m^2 + \frac{\overline{a}_3}{\overline{a}_1}m
$$

$$
\overline{y}(m) = m + \overline{\overline{a}}_2m^2 + \overline{\overline{a}}_3m^3
$$

As consequence the Non-Linearity term is expressed by:

$$
NL \equiv \frac{1}{2} \max \left| \overline{\overline{a}}_2 m^2 + \overline{\overline{a}}_3 m^3 \right|
$$

For a sinusoidal input signal  $m(t) = M\sin(\omega t)$  with  $M \in$ [-1,+1], the output signal becomes:  $y(m) \approx Y1\sin(\omega t)$ +  $Y2\sin(2\omega t)$ +  $Y3\sin(3\omega t)$ . The output signal power can be decomposed in the sum of the fundamental and of the harmonic components power:  $P(y) = P_f + P_{NL}$ with:  $P_{f} = Y_{1}^{2}/2$  and  $P_{NL} = (Y_{2}^{2} + Y_{3}^{2})/2$ . The **Total Harmonic Distortion** is then given by:

$$
THD2 \equiv \frac{P_{NL}}{P_f} = \frac{1}{4} \left( \overline{\overline{a}}_2^2 + \frac{1}{4} \overline{\overline{a}}_3^2 \right)
$$

Assuming that  $\varepsilon_{NL}$  is a random variable with a probability density p(m) expressed by  $1/\pi \cdot \sqrt{(M^2 - m^2)}$  for a sinusoidal signal, one can calculate its standard deviation which is related to the Non-Linear Harmonics power:  $P_{N}$ . With the assumption that  $\varepsilon_{NL}$  is lower then q/k, the Non-Linear Harmonic power  $P_{NL}$  is limited by the quantization noise power  $P_{ON}$  as follows:

$$
P_{NL} \le \frac{3}{2k^2} P_{QN} = \frac{3}{2k^2} \frac{q^2}{12}
$$

For an ADC the signal to noise ratio is given by  $SNR_{AB}$  =  $6,02N + 1,76$ . The THD is then limited by:

$$
THD^2 = \frac{P_{NL}}{P_f} \leq \frac{3}{2 \, k^2} \, \frac{P_{ON}}{P_f} \equiv \frac{3}{2 \, k^2} \, \frac{1}{SNR}
$$

We have treated the **special case**  $k = 2$  so the two most important terms can be expressed as follows:

$$
NL = \frac{\max \left| \overline{\overline{a}}_2 m^2 + \overline{\overline{a}}_3 m^3 \right|}{2} = \frac{\left| \overline{\overline{a}}_2 \right| + \left| \overline{\overline{a}}_3 \right|}{2} \approx \frac{1}{k} \cdot \frac{1}{2^N}
$$
  
 
$$
THD = \frac{\sqrt{\overline{a}_2^2 + \frac{1}{4} \overline{a}_3^2}}{2} \approx \frac{1}{k} \cdot \frac{1}{2^N}
$$
  
 
$$
THD_{dB} \approx 10 \cdot \log \left( \frac{3}{8} \right) - SNR_{dB} = -6.02[N+1]
$$

The table 1 shows relations between the ADC resolution in bits, the Non-Linearity error (NL%) and the THD(dB) allowed to the sample and hold cell under our assumption.

| N bits | $NL\%$ | THD(dB) |
|--------|--------|---------|
|        | 0,19   | -54     |
|        | 0,097  | $-60$   |
|        | 0.05   | -66     |

Table 1: Non-linearity error and THD related to the number of bits

### III. VOLTAGE-MODE CELL STUDY

The input is modeled by an ideal voltage source and the output by an ideal voltage buffer with infinite input impedance. An additional parasitic capacitance is added to model layout contribution.



The memory capacitor designed in a 0,25 $\mu$ m single polysilicon technology is Non-Linear and expressed by:

$$
C_{\text{mem}} \cong C_{\text{n}} - C_0 \exp\left(-m \frac{V_{\text{B}}}{SL}\right)
$$

The reduced variable m is defined around the quiescent point V<sub>B</sub>:

$$
v_{IN} = V_B(1+m)
$$

Through the  $\frac{1}{\sqrt{2}}$  operating

phases the input voltage  $v_{\text{IN}}$  is related to the output voltage  $v_{\text{out}}$ . The output signal takes the charges injection, the charges sharing, the parasitic capacitor  $C_p$  and the Non-

Linearity of the storage capacitor  $C_{\text{mem}}$  into account.

$$
\boxed{v_{\text{OUT}} = \frac{C_{\text{mem}}}{C_{\text{mem}} + C_{\text{p}}} \left( v_{\text{IN}} + \Delta V_{\text{INJ}} \right)}
$$

Replacing all the previous terms in the expression of  $v_{\text{out}}$  and using Taylor series we can obtain the final polynomial expression:

$$
v_{\text{OUT}} = \overline{a}_0 + \overline{a}_1 m + \overline{a}_2 m^2 + \overline{a}_3 m^3
$$

The limitation imposed to NL and / or THD need to control the coefficients. We can found three influence parameters defined in the annexes:

- $\geq$   $\eta_0$  is linked with the Non-Linearity of the capacitor C<sub>mem</sub>
- $\triangleright$  ( $\alpha C_G$  and  $C_{ov}$ ) are linked to the size of the Write switch S<sub>wR</sub>
- $\triangleright$  C<sub>p</sub> which influence the performance trough the term C<sub>n</sub>/C<sub>T</sub>.

For a single poly memory capacitor, the write switch size is of less importance. The major contribution of the Non-Linearity comes from the memory capacitor. Figure 1 shows the THD versus the nominal design value  $C<sub>n</sub>$  of the memory capacitor for various switch sizes. A 1pF memory capacitor allows a precision of 8 bits (see Table 1).



For an ideal constant capacitor  $\Leftrightarrow$  [C<sub>0</sub>=0], the major Non-Linearity contribution comes from the charges injection combined with switch size.



The parasitic capacitor  $C_p$  acts as a voltage divider and therefore



 $\mathsf{c}_{_\mathsf{n}}$  $/C_{\sf p}$  deviation term  $\varepsilon_{NL}$  as a function of  $C_n/C_p$  ratio. For a ratio greater than 6 we can reach a precision better than 8 bits.

A 10 bits accuracy can be reached if the ratio  $C_{n}/C_{n}$  is greater than 28.

Figure 3: Effect of Cp on the Linear deviation

Measurements on a typical cell designed in the 0,25µm ST Thomson technology are close from the model prediction and simulations results. A Non-linearity error (NL) of 0,175% (better than 8 bits, see Table 1) has been achieved for this cell parameters:

- $\triangleright$  C<sub>mem</sub> = 0,8pF
- $SWR = (0,35/0,25)$ µm
- Area =  $15x20\mu m^2$

## IV. CURRENT-MODE CELL STUDY

The used cell is a second-generation current copier cell. The input source is an ideal current source. The output current buffer is modeled by a Thévenin model around the quiescent point. Through the operating phases the input current  $i_{\text{IN}}$  is related to the output current  $i_{\text{out}}$ . V

During the acquisition phase, the quiescent point is determined for the special case m=0.

$$
\begin{array}{ccc}\n\mathbf{i}_{\mathrm{in}} & \mathbf{S}_{\mathrm{vR}}(\Phi_{1}) & \overrightarrow{\mathbf{\Theta}}_{\mathrm{I}_{\mathrm{B}}} & \mathbf{S}_{\mathrm{E}}(\Phi_{2}) \\
\hline\n\mathbf{i}_{\mathrm{out}} & \mathbf{i}_{\mathrm{out}} \\
\mathbf{S}_{\mathrm{Samp}}(\Phi_{1}) & \mathbf{i}_{\mathrm{out}} \\
\mathbf{V}_{\mathrm{om}} & \mathbf{I}_{\mathrm{T}} & \mathbf{T}_{\mathrm{mem}} \\
\hline\n\mathbf{r}_{\mathrm{out}} & \mathbf{r}_{\mathrm{out}} \\
\hline\n\mathbf{
$$

$$
i_{Dacq} = I_B = \frac{\beta}{2} (V_{G0} - V_{T0})^2 = \frac{\beta}{2} (V_{GTo})^2
$$

$$
g_{m0} = \frac{\partial i_{Dacq}}{\partial v_{Gacq}} \bigg|_{m=0} = \beta \frac{W}{L} V_{GTo} = \sqrt{2\beta I_B}
$$

 $\overline{\phantom{a}}$ 

In this phase the input current sets the gate voltage 
$$
v_{\text{Gacq}}
$$
. Using Taylor series we can express  $v_{\text{Gacq}}$  as a power series of the reduced variable  $m=i_{\text{IN}}/I_{\text{B}}$ .

$$
\mathbf{i}_{\text{IN}} = \mathbf{m} \cdot \mathbf{I}_{\text{B}} = \frac{\beta}{2} \left( \mathbf{v}_{\text{Gacq}} - \mathbf{v}_{\text{To}} \right)^2 - \mathbf{I}_{\text{B}}
$$

Through the three last operations phases (sampling, storage and read-out) the output current expression becomes:

$$
\mathbf{i}_{\text{OUT}} \approx \frac{\beta}{2} \Big(\mathbf{v}_{\text{Gacq}} - \mathbf{v}_{\text{TO}} + \Delta \mathbf{V}_{\text{INI}} + \Delta \mathbf{V}_{\lambda}\Big)^2 \big(1 + \lambda \mathbf{V}_{\text{Drd}}\big) - \mathbf{I}_{\text{B}}
$$

where we found the terms:

- $\Delta V_{\text{INI}}$  relating the charges injected by the Sampling switch
- $\triangleright$   $\Delta V_{\lambda}$  relating the charges injected through the C<sub>GD</sub> capacitor from  $T_{\text{mem}}$
- the channel length modulation term  $\lambda$  from T<sub>mem</sub>
- $V<sub>net</sub>$  the drain voltage during read-out phase.

Replacing all the previous terms in the expression of  $i_{\text{out}}$ and using Taylor series we can obtain the final expression:

$$
i_{\text{OUT}} = \overline{a}_0 + \overline{a}_1 m + \overline{a}_2 m^2 + \overline{a}_3 m^3
$$

The limitation imposed to NL and / or THD need to control the coefficients. We can found three influence parameters defined in the annexes:

- $\sum$   $\Gamma$ <sub>n</sub> is linked to the capacitors through the K<sub>j</sub> terms
- $\triangleright$  (1+ $\lambda$ V<sub>no</sub>) is linked to  $\lambda$
- $Z_{RD}$  the impedance seen by the drain of  $T_{mem}$ .

For an input signal m(t)=Msin( $\omega$ t) with M $\in [0,1]$ , the amplitude M acts on the Non-Linearity terms NL or THD. For M=0,3 we can reach a precision of 8 or 9 bits. The figure 4 shows the relation between the Non-Linearity term NL% and the memory capacitor  $C_{\text{mem}}$  for various sizes of T<sub>mem</sub> (e.g. for various  $\lambda$  ). It can be defined an optimal memory capacitance:  $C_{mem}$ (Opt)  $\approx 0,4pF$ .



The modulation factor  $\lambda$  will be reduced for larger memorization transistor  $T_{\text{mem}}$  which do not need additional capacitor  $C_{\text{mem}}$ . So in figure 4 the first point for the transistor with  $W/L = 50/5$  is plotted without additional capacitance.

In the read-out phase, the output current buffer and the read-out switch set the drain voltage.

The total small signal resistance seen by the memory transistor is given by:  $Z_{RD} = R_{DSON(RD)} + Z_{RD0}$  the channel resistance during the "ON" condition of the switch and the input impedance of the output buffer respectively. Figure 5 shows the linearity deviation as a function of the input signal m for various  $Z_{\text{RD}}$ . On the top there are model results, on the bottom there are simulation results.



The more we reduce  $Z_{RD}$ , the more we reduce the Non-Linearity error NL and THD. The differences between model and simulation are du to the  $R_{DSON}$  variation over the full-scale input range of m as plotted in figure 6.



Measurements on a typical cell designed in the 0,25 $\mu$ m ST Thomson technology are close from the model prediction and simulations results. A Non-linearity error (NL) of 0,186% (better than 8 bits, see Table 1) has been achieved for this cell parameters:

- $C_{\text{mem}} = 0,6pF$
- ${\rm Swr} = (2,5/0,25)$ µm
- $T_{\text{mem}} = (5/0, 5) \mu m$
- Area =  $15x25\mu m^2$

# V. CONCLUSIONS

We have analyzed the non-linear static transfer function of the two types of analog memory cells. The resulting models help the designer to reach a resolution of 8 to 10 bits in a Deep submicrometer digital dedicated CMOS technology. A prototype circuit has been developed and very close results between measurement and model prediction have been achieved. For the voltage mode we obtain 8 bits resolution with a  $0,8pF$  capacitance and a  $300\mu m^2$  area. For the current mode we obtain also 8 bits resolution with a 0,6pF capacitance and a  $370 \mu m^2$  area.

The comparison of the two approaches will give similar possibility. But for the voltage mode the capacitance nonlinearity will be in the future smaller technologies more restrictive. Furthermore with reduced supply voltage the voltage approach seems to be a poor solution.

# VI. BIBLIOGRAPHY

- [1] FILTRES: A 128 channels VLSI mixed front end read out electronic development for microstrip detectors. *F. ANSTOTZ, Y. HU, J. MICHEL, JL. SOHLER, D. LACHARTRE, Nuclear Instruments and Methods in Physics Research A A412, pp 123-134, 1998*
- [2] Current copier cells. *J. DAUBERT, D. VALLANCOURT, Y.P. TSIVIDIS, Electronics Letters, vol24, N°25, pp1560- 1562, Dec. 1988*
- [3] On charge injection in analog MOS switches and dummy switch compensation techniques. *C. EICHENBERGER, W. GUGGENBUHL, IEEE Trans. Circuits Syst., vol37, N°2, pp256-264, Fev. 1990*
- [4] Charge injection in analog MOS switches. *G. WEGMANN, E.A. VITTOZ, F. RAHALI, IEEE J. Solid State Circuits, vol. SC-22, N°6, pp.1091-1097, Dec. 1987*

#### *Voltage Mode Equations*

$$
\begin{cases}\n\Delta V_{\text{INJ}} = \frac{\alpha Q_{\text{channel}} + Q_{\text{overlap}}}{C_{\text{mem}}} \\
Q_{\text{channel}} = -K_{\text{inj}} \left( VDD - v_{\text{T(WR)}} - v_{\text{IN}} \right) & \begin{cases}\nK_{\text{inj}} = \frac{C_{\text{G(WR)}}}{C_{\text{mem}}} \\
\frac{E_{\text{ov}}}{C_{\text{mem}}} & \frac{E_{\text{inj}}}{C_{\text{mem}}} \\
\frac{E_{\text{ov}} - E_{\text{ov}} VDD}{C_{\text{mem}}} & \frac{E_{\text{ov}} VDD}{C_{\text{mem}}} \\
\frac{E_{\text{ov}} = \frac{C_{\text{ov}} (w_{\text{IN}})}{C_{\text{mem}}} & \frac{E_{\text{ov}}}{C_{\text{mem}}} \\
\frac{E_{\text{ov}} = \frac{C_{\text{ov}} (w_{\text{IN}})}{C_{\text{mem}}} & \frac{E_{\text{ov}}}{C_{\text{mem}}} \\
\frac{E_{\text{ov}} = \frac{C_{\text{ov}}}{C_{\text{rem}}} \left[ \frac{E_{\text{ov}} - E_{\text{ov}} V_{\text{O}}}{E_{\text{or}}} \right] & \frac{E_{\text{ov}}}{C_{\text{mem}}} \\
\frac{E_{\text{ov}} = \frac{C_{\text{ov}}}{C_{\text{rem}}} \left[ \frac{E_{\text{ov}} - E_{\text{ov}} V_{\text{O}}}{E_{\text{or}}} \right] & \frac{E_{\text{ov}}}{C_{\text{cm}}} \\
\frac{E_{\text{ov}} = \frac{E_{\text{ov}}}{C_{\text{cm}}} \left[ \frac{E_{\text{ov}}}{E_{\text{or}}} - \frac{E_{\text{ov}}}{C_{\text{cm}}} \right] & \frac{E_{\text{ov}}}{C_{\text{cm}}} \\
\frac{E_{\text{ov}} = \frac{E_{\text{ov}}}{C_{\text{cm}}} \left[ 1 - \frac{V_{\text{B}}}{2E} \right] - \frac{\alpha C_{\text{C}}}{C_{\text{cm}}} \frac{VDD}{2E_{\text{or}}} \eta_{0} + \eta_{0}^{2} \frac{V_{\text{B}}}{E_{\text{or}}} + \frac{\alpha C_{\text{G}} - C_{\text{ov}}}{C_{\text{cm}}} \left[ 1 + \frac{V_{\text{G0}}
$$

Annexes

*Current Mode Equations*

$$
\begin{cases}\Delta V_{\text{INJ}}=\frac{\alpha Q_{\text{channel}}+Q_{\text{overlap}}}{C_{\text{mem}}}\\ \begin{cases}Q_{\text{channel}}=-K_{\text{inj}}\left(\text{VDD}-v_{\text{TO(Samp)}}-V_{\text{To}}-v_{\text{Gamp}}\right)\\ \Delta V_{\lambda}=\text{K}_{\lambda}\left(v_{\text{Drd}}-v_{\text{Gamp}}\right)\\ \Delta V_{\lambda}=\text{K}_{\lambda}\left(v_{\text{Drd}}-v_{\text{Gamp}}\right)\\ \Delta V_{\lambda}=\text{K}_{\lambda}\left(v_{\text{Drd}}-v_{\text{Gamp}}\right) \end{cases} \\\begin{cases} \overline{a}_{0}\cong I_{B}\left[\left(1+2\Gamma_{0}\right)\left(1+\lambda V_{\text{DO}}\right)-1\right]\\ \overline{a}_{1}\cong I_{B}\left[\left(2\Gamma_{1}-\Gamma_{0}-\Gamma_{23}\right)\left(1+\lambda V_{\text{DO}}\right)-4\left(1+\Gamma_{0}+\Gamma_{1}\right)\lambda Z_{\text{RD}}I_{B}\right]\\ \overline{a}_{2}\cong\frac{I_{B}}{4}\left[\left(2\Gamma_{1}-\Gamma_{0}-\Gamma_{23}\right)\left(1+\lambda V_{\text{DO}}\right)-4\left(1+\Gamma_{0}+\Gamma_{1}\right)\lambda Z_{\text{RD}}I_{B}\right]\\ \overline{a}_{3}\cong\frac{I_{B}}{8}\left[\left(\Gamma_{0}-\Gamma_{1}\right)\left(1+\lambda V_{\text{DO}}\right)-8\left(2\Gamma_{1}-\Gamma_{0}-\Gamma_{23}\right)\lambda Z_{\text{RD}}I_{B}\right]\\ \overline{a}_{3}\cong\frac{I_{B}}{8}\left[\left(\Gamma_{0}-\Gamma_{1}\right)\left(1+\lambda V_{\text{DO}}\right)-8\left(2\Gamma_{1}-\Gamma_{0}-\Gamma_{23}\right)\lambda Z_{\text{RD}}I_{B}\right] \\\overline{a}_{3}\cong\frac{I_{B}}{8}\left[\left(\Gamma_{0}-\Gamma_{1}\right)\left(1+\lambda V_{\text{DO}}\right)-8\left(2\Gamma_{1}-\Gamma_{0}-\Gamma_{23}\right)\lambda Z_{\text{RD}}I_{B}\right] \\\overline{a}_{3}\cong\frac{I_{B}}{8}\left[\left(\Gamma_{0}-\Gamma_{1}\right)\left(1+\lambda V_{\text{DO}}\right)-8\
$$