

## **Faculty of Manufacturing Engineering**

## DESIGN AND ANALYSIS OF ELECTRICAL TESTING PROBE FOR SEMICONDUCTOR INTERGRATED CIRCUIT

**Michael Wong Loke Peng** 

Master of Science in Manufacturing Engineering

(Manufacturing Systems Engineering)

2016

C Universiti Teknikal Malaysia Melaka

### DESIGN AND ANALYSIS OF ELECTRICAL TESTING PROBE FOR SEMICONDUCTOR INTERGRATED CIRCUIT

Michael Wong Loke Peng

A thesis submitted

in fulfillment of the requirements for the Master of

Manufacturing Engineering (Manufacturing System Engineering)

Faculty of Manufacturing Engineering

## UNIVERSITI TEKNIKAL MALAYSIA MELAKA

2016

C Universiti Teknikal Malaysia Melaka



# UNIVERSITI TEKNIKAL MALAYSIA MELAKA

## BORANG PENGESAHAN STATUS LAPORAN PROJEK SARJANA

## TAJUK: DESIGN AND ANALYSIS OF ELECTRICAL TESTING PROBE FOR SEMICONDUCTOR INTERGRATED CIRCUIT

SESI PENGAJIAN: 2014/15 SEMESTER 2

Saya MICAHEL WONG LOKE PENG

mengaku membenarkan Laporan Projek Sarjana ini disimpan di Perpustakaan Universiti Teknikal Malaysia Melaka (UTeM) dengan syarat-syarat kegunaan seperti berikut:

- 1. Laporan Projek Sarjana adalah hak milik Universiti Teknikal Malaysia Melaka dan penulis.
- Perpustakaan Universiti Teknikal Malaysia Melaka dibenarkan membuat salinan untuk tujuan pengajian sahaja dengan izin penulis.
- 3. Perpustakaan dibenarkan membuat salinan laporan Projek Sarjana ini sebagai bahan pertukaran antara institusi pengajian tinggi.
- 4. \*\*Sila tandakan (✓)

(Mengandungi maklumat yang berdarjah keselamatan SULIT atau kepentingan Malaysia sebagaimana yang termaktub dalam AKTA RAHSIA RASMI 1972) TERHAD (Mengandungi maklumat TERHAD yang telah ditentukan oleh organisasi/badan di mana penyelidikan dijalankan) TÎDAK TERHAD Disahkan oleh: PROF. ENGR. DR.HAMBALI BIN AREP@ARIFF Alamat Tetap: Cop Rasmi: (Research & Posi Graduate Studies) Fakulti Kejuruteraan Pembuatan Universiti Teknikai Malaycia Melaka No 21, JLN PRI 7 Hang Tuah Jaya 76100 Durian Tunggal, Melaka Taman Paya Rumput Indah, 76450 Paya Rumput, Melaka Tarikh: 35 2016 12016 Tarikh: Jika Laporan Projek Sarjana ini SULIT atau TERHAD, sila lampirkan surat daripada pihak berkuasa/organisasi berkenaan dengan menyatakan sekali sebab dan tempoh laporan Projek Sarjana ini perlu dikelaskan sebagai SULIT atau TERHAD.

🔘 Universiti Teknikal Malaysia Melaka





FAKULTI KEJURUTERAAN PEMBUATAN

Tel:+606 331 6019 | Faks:+606 331 6431/6411

Rujukan Kami (Our Ref) : Rujukan Tuan (Your Ref) :

22 March 2016

Pustakawan Perpustakaan UTeM Universiti Teknikal Malaysia Melaka Hang Tuah Jaya, 76100 Durian Tunggal, Melaka.

Tuan/Puan,

### PENGKELASAN LAPORAN PROJEK SARJANA SEBAGAI SULIT/TERHAD LAPORAN PROJEK SARJANA KEJURUTERAAN PEMBUATAN (KEJURUTERAAN SISTEM PEMBUATAN): MICHAEL WONG LOKE PENG

Sukacita dimaklumkan bahawa Laporan Projek Sarjana yang tersebut di atas bertajuk "DESIGN AND ANALYSIS OF ELECTRICAL TESTING PROBE FOR SEMICONDUCTOR INTERGRATED CIRCUIT" mohon dikelaskan sebagai \*SULIT / TERHAD untuk tempoh LIMA (5) tahun dari tarikh surat ini.

2. Hal ini adalah kerana <u>IANYA MERUPAKAN PROJEK YANG DITAJA OLEH</u> SYARIKAT LUAR DAN HASIL KAJIANNYA ADALAH SULIT.

Sekian dimaklumkan. Terima kasih.

Yang benar,

Tandatangan dan Cop Penvela Fakulti Kajuruteraan Pembuatan Universiti Teknikal Malaysia Melaka Hang Tuah Jaya 76100 Durian Tunggal, Melaka

\* Potong yang tidak berkenaan

NOTA: BORANG INI HANYA DIISI JIKA DIKLASIFIKASIKAN SEBAGAI SULIT DAN TERHAD. JIKA LAPORAN DIKELASKAN SEBAGAI TIDAK TERHAD, MAKA BORANG INI TIDAK PERLU DISERTAKAN DALAM LAPORAN PSM.

## DECLARATION

I declare that this thesis entitled "DESIGN AND ANALYSIS OF ELECTRICAL TESTING PROBE FOR SEMICONDUCTOR INTERGRATED CIRCUIT" is the result of my own research except as cited in the references. The thesis has not been accepted for any Master degree and is not concurrently submitted in candidature of any other Master degree.

Signature MICHAEL MONO Name 5/2016 Date

### APPROVAL

1 hereby declare that I have read this dissertation/report and in my opinion this dissertation/report is sufficient in terms of scope and quality as a partial fulfillment of Master of Manufacturing Engineering (Manufacturing System Engineering).

> Signature Supervisor Name Date

ODEIPE SAI ARET DIL

## DEDICATION

To my beloved mother and father.

iii

### ABSTRACT

In the field of Test and Measurement in Semiconductor industry, where measuring small resistances are necessary on Semiconductor IC (Integrated Circuit). Nowadays given the fact that electronics gadgets are evaluated become more advanced, the size of the gadgets is getting smaller and smaller, and getting cheaper in terms of price, this is a result of human kind is evaluating to advancement of electronics world. In this project, testing robe for Semiconductor IC was design to equip with self-sustaining scrubbing function, sustainable contact force and higher life span by Computer Aided Design (CAD). Then the most appropriate Testing Probe was selected by Analytical Hierarchy Process (AHP), which the pair-wise comparison matrix is constructed with the goal of Scrubbing function (SF), Contact force (CF), Low resistivity (LR), High current (HC), and Life span (LS). To analyze the designed Testing Probe for Semiconductor IC which fulfill the criteria, the test probe was undergo Finite Element Analysis (FEA) to determine the optimum Fatigue stress, Yield strength, maximum stress and displacement. Then the test probe was simulated under testing condition, data such as contact resistance CRES and displacement of test probe was collected until it reach its maximum life spend of 1.3 million touchdown. As result the most appropriate test probe was selected, which fulfilled all of the requirements.

#### ABSTRAK

Dalam bidang Ujian dan Pengukuran dalam industri Semiconductor, di mana mengukur rintangan kecil diperlukan Semiconductor IC (Integrated Circuit). Pada masa kini memandangkan hakikat bahawa alat elektronik dinilai menjadi semakin maju, saiz alat menjadi semakin kecil dan lebih kecil, dan lebih murah dari segi harga, ini adalah hasil daripada tindakan manusia dalam menilai kemajuan dunia elektronik. Dalam projek ini, testing robe untuk Semiconductor IC telah direkabentuk bersama dengan fungsi self-sustaining scrubbing, daya kenalan mampan dan jangka hayat yang lebih tinggi oleh Computer Aided Design (CAD). Kemudian Testing Probe paling sesuai dipilih oleh Analytical Hierarchy Process (AHP), dimana perbandingan matriks pasangan-bijak dibina dengan matlamat untuk Fungsi Menyental (SF), Daya Hubungi (CF), Rintangan Rendah (LR), Arus electric yang tinggi (HC), dan Jangka Hayat (LS). Untuk menganalisis rekaan Testing Probe untuk Semiconductor IC dimana memenuhi kriteria, probe ujian menjalani Finite Element Analysis (FEA) untuk menentukan tekanan Keletihan yang optimum. Hasil kekuatan, tekanan maksimum dan anjakan. Kemudian probe ujian itu simulasi di bawah keadaan ujian, data seperti C<sub>RES</sub> rintangan kenalan dan anjakan ujian siasatan dikumpulkan sehingga ia mencapai perbelanjaan hidup maksimum sebanyak 1.3 juta pendaratan. Akhirnya Testing Probe yang paling sesuai dipilih mengikuti permintaan yang ditetapkan.



٧

### ACKNOWLEDGEMENTS

I would like to thank my advisor, Associate Professor Dr. Hambali bin Arep @ Ariff, for his kindness, help and patience during my research. Lastly my greatest regards go to my family and colleagues for their support and encouragement during the period of my graduate education.

## TABLE OF CONTENTS

|     |                                                                  | PAGE   |
|-----|------------------------------------------------------------------|--------|
| DEC | CLARATION                                                        | i      |
| APP | PROVAL                                                           | ij     |
| DEL | DICATION                                                         | ui     |
| ABS | STRACT                                                           | iv     |
| ABS | STRAK                                                            | v      |
| ACH | KNOWLEDGEMENTS                                                   | vi     |
| TAF | BLE OF CONTENTS                                                  | vii    |
| LIS | T OF TABLES                                                      | ix     |
| LIS | T OF FIGURES                                                     | xi     |
| LIS | T OF ABBREVIATIONS                                               | xiv    |
| СН  | APTER                                                            |        |
| 1.  | INTRODUCTION                                                     | 1      |
| ~   | 1.1 Introduction                                                 | î      |
|     | 1.2 Background of study                                          | 2      |
|     | 1.3 Problems statements                                          | 4      |
|     | 1.4 Objectives                                                   | 6      |
|     | 1.5 Scope of project                                             | 6      |
| 2.  | LITERATURE REVIEW                                                | 7      |
| 20  | 2.1 Material selection                                           |        |
|     | 2.1.1 Beryllium Copper                                           | 7<br>7 |
|     | 2.1.2 Nickel Beryllium                                           | 9      |
|     | 2.1.3 Tungsten Copper                                            | 9      |
|     | 2.2 Contact Resistivity                                          | 11     |
|     | 2.3 Coating material on test probe                               | 17     |
|     | 2.3.1 Titanium Nitride coating                                   | 17     |
|     | 2.3.2 Hard Gold coating                                          | 19     |
|     | 2.4 Finite element formulation                                   | 22     |
|     | 2.5 Summary                                                      | 25     |
| 3.  | METHODOLOGY                                                      | 27     |
|     | 3.1 Requirement of test probe                                    | 29     |
|     | 3.2 Selection of conceptual design based on Analytical Hierarchy |        |
|     | Process (AHP)                                                    | 31     |
|     | 3.3 Simulation by CAD software)                                  | 35     |
|     | 3.4 Trial and Analysis of test probe                             | 38     |
| 4.  | RESULTS AND DISCUSSION                                           | 42     |
|     | 4.1 Analytical Hierarchy Process (AHP)                           | 42     |
|     | 4.2 Finite Element Simulation                                    | 52     |

|     | 4.3 Electrical Test | 60 |
|-----|---------------------|----|
|     | 4.4 Test Bench      | 61 |
| 5.  | CONCLUSION          | 65 |
| REF | TERENCES            | 68 |
| APP | ENDICES             | 71 |

viii

## LIST OF TABLES

| TABLE     | TITLE                                                                        | PAGE |
|-----------|------------------------------------------------------------------------------|------|
| Table 1.1 | : Electrical specification of test probe                                     | 5    |
| Table 2.1 | : Copper Alloys composition and typical properties                           | 8    |
| Table 3.1 | : Specification of test probe                                                | 28   |
| Table 3.2 | 2: Scale for pair-wise comparisons                                           | 32   |
| Table 3.3 | 3: Overall priority vector for the alternatives with respect to the criteria | 35   |
| Table 3.4 | 4: Example of measurement table for touchdown, scrubbing                     |      |
|           | distance and wear distance of probe's tip record table                       | 41   |
| Table 4.  | : Pair-wise comparison of critical with respect to overall goal              | 45   |
| Table 4.2 | 2: The consistency test for the criteria with respect to overall goal 46     |      |
| Table 4.  | 3: Consistency test for the alternative design respect to                    |      |
|           | Scrubbing force (SF)                                                         | 47   |
| Table 4.4 | 4: Consistency test for the alternative design respect to                    |      |
|           | Contact force (CF)                                                           | 48   |
| Table 4.: | 5: Consistency test for the alternative design respect to                    |      |
|           | Low resistivity (LR)                                                         | 48   |
| Table 4.0 | 5: Consistency test for the alternative design respect to                    | -    |
|           | High current (HC)                                                            | 49   |
| Table 4.  | 7: Consistency test for the alternative design respect to                    |      |
|           | Life span (LS)                                                               | 49   |
|           |                                                                              |      |

ix

| Table 4.8: The consistency test for the alternatives                        | 50                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 4.9: Priority vector of the alternatives with respect to the criteria | 50                                                                                                                                                                                                                                                                                                                         |
| Table 4.10: Shows the best selection of design concept                      | 51                                                                                                                                                                                                                                                                                                                         |
| Table 4.11: Requirement of force and the scrubbing distance of test probe   | 52                                                                                                                                                                                                                                                                                                                         |
| Table 4.12: Result of measurement for touchdown, scrubbing and wear         |                                                                                                                                                                                                                                                                                                                            |
| distance of test probe                                                      | 62                                                                                                                                                                                                                                                                                                                         |
|                                                                             | <ul><li>Table 4.9: Priority vector of the alternatives with respect to the criteria</li><li>Table 4.10: Shows the best selection of design concept</li><li>Table 4.11: Requirement of force and the scrubbing distance of test probe</li><li>Table 4.12: Result of measurement for touchdown, scrubbing and wear</li></ul> |

## LIST OF FIGURES

| TABLE      | TITLE                                                                 | PAGE |
|------------|-----------------------------------------------------------------------|------|
| Figure 2.  | 1: Effect of Cu content on hardness of composites                     | 10   |
| Figure 2.2 | 2: C <sub>RES</sub> response of W and W-Re probes at 30°C and 85°C on |      |
|            | an aluminum wafer                                                     | 12   |
| Figure 2.  | 3: C <sub>RES</sub> response of W, W-Re, NewTek, Paliney and Copper   |      |
|            | Beryllium (BeCu) probes at 85°C on an aluminum wafer                  | 13   |
| Figure 2.4 | 4: Relationship between the maximum current and the contact           |      |
|            | resistance: (a) W probe, (b) BeCu probe, and (c) Pd probe             | 14   |
| Figure 2.  | 5: Relationship between the contact resistance and the force          |      |
|            | needed to separate the contact: (a) W probe, (b) BeCu probe,          |      |
|            | and (c) Pd probe                                                      | 15   |
| Figure 2.  | 6: Increases in contact resistance due to fretting corrosion          | 16   |
| Figure 2.  | 7: Contact resistance of TiN coated and bare aluminum contacts        | 18   |
| Figure 2.  | 8: Life time and standard deviation at the wear and fretting          |      |
|            | corrosion tests with contact force of 2 N                             | 19   |
| Figure 2.  | 9: I-V curves measured on an Au film for different types of           |      |
|            | coated probes                                                         | 20   |
| Figure 2.  | 10: Variation of hardness (a) and Young's modulus (b) of YSZy         |      |
|            | Au coatings with gold content: (1) as-deposited coatings;             |      |
|            | (2) after 500'C annealing                                             | 21   |
|            |                                                                       |      |

xi

| Figure 3.1: Flow chart of the study of test probe design and analysis     | 28 |
|---------------------------------------------------------------------------|----|
| Figure 3.2: The steps of the analytical hierarchy process (AHP)           | 33 |
| Figure 3.3: Sample of hierarchy model for the selection of design concept | 34 |
| Figure 3.4: Show simulation force was placed at the tips on both contacts |    |
| with IC and PCB                                                           | 36 |
| Figure 3.5: Show simulation force was placed at the tips on both contacts |    |
| with IC and PCB                                                           | 37 |
| Figure 3.6: Example of mesh size on the surface of test probe simulation  | 37 |
| Figure 3.7: Example of mesh size on the surface of test probe simulation  | 38 |
| Figure 3.8: Show the example of the contact resistance $C_{RES}$          | 39 |
| Figure 3.9: Test bench of the electrical probe tester                     | 40 |
| Figure 4.1: Shows five of the conceptual design of test probe             | 43 |
| Figure 4.2 AHP for selection of best test probe concept design            | 44 |
| Figure 4.3: The maximum stress on the test probe model in Finite          |    |
| element analysis                                                          | 53 |
| Figure 4.4: Maximum fatigue stress of Alloy 360                           | 54 |
| Figure 4.5: Yield strength of the Alloy 360 1/2 HT                        | 55 |
| Figure 4.6: Shows the maximum stress effected area on the test probe      | 56 |
| Figure 4.7: Shows the scrubbing distance of test probe in Y-axis          | 57 |
| Figure 4.8: Shows the Z- axis movement of test probe                      | 58 |
| Figure 4.9: Shows the mesh populated on the test probe                    | 59 |
| Figure 4.10: Contact resistance $C_{RES}$ for 1.3 million touchdown       | 60 |
| Figure 4.11: Shows average contact resistance, and standard               |    |
| deviation is for 1.3 million touchdown                                    | 61 |
| Figure 4.12: The graph of wear of test probe of 40,000 touchdown interval | 63 |
| Figure 4.13: The scrubbing distance graph of test probe of 40,000         |    |
| touchdown interval                                                        | 63 |

| Figure 4.14: Show the condition of test probe tip after 40,000 touchdown  | 64 |
|---------------------------------------------------------------------------|----|
| Figure 4.15: Show the condition of test probe tip after 120,000 touchdown | 64 |
| Figure 4.16: Show the condition of test probe tip after 320,000 touchdown | 64 |

xiii

# LIST OF ABBREVIATIONS

| JEDEC | Joint Electron Device Engineering Council |
|-------|-------------------------------------------|
| IC    | Integrated Circuit                        |
| SMED  | Single-Minute Exchange of Die             |
| DUT   | Device Under Test                         |
| CPD   | Contact Potential Difference              |
| PCB   | Printed Circuit Board                     |
| FEA   | Finite Element Analysis                   |
| AHP   | Analytical Hierarchy Process              |
| CAD   | Computer Aided Design                     |
|       |                                           |

xiv

#### Chapter 1

### INTRODUCTION

#### 1.1 Introduction

In the field of Test and Measurement in Semiconductor industry, where measuring small resistances are necessary on Semiconductor IC (Integrated Circuit), there is a special measurement technique called the Kelvin contact method (also called as four-wire measurement, Four-terminal sensing (4T sensing), 4-wire sensing, or 4-point probes method).

The Kelvin description comes from Lord Kelvin, the honorary title given William Thomson in the late 1800's. William Thomson was a physicist, inventor, engineer, and professor for more than 50 years at the University of Glasgow in Scotland. One of his main projects was the design and implementation of the first transatlantic telegraph cable. As part of that project, he developed the Kelvin Bridge in 1861, which enabled the accurate measurement of very low resistances. The Kelvin Bridge uses four terminal connections at the high current resistors, thereby giving the name Kelvin connection to the means of providing separate force and sense connections to components (Anonymous, 2014).

A Kelvin probe (KP) is a tool for measuring contact potential difference (CPD, designated Vc), and thus both the spatial and temporal variation of surface potential. It has a vibrating capacitance plate (tip) that is placed near a conducting surface of interest. When an electrical connection is made between the two electrodes, their Fermi levels equalize producing a potential difference between the opposing plates. The vibration, which causes a changing capacitance, results in a current that can be measured. If a backing (bias)

potential (Vb) is added between the tip and the surface, the current is proportional to Vb-Vc. From the relationship between the measured current and the (adjustable) backing potential, one can determine the CPD between the tip and the surface under study. The magnitude of the measured current depends on the mean spacing between the tip and the surface, among other things. Therefore, this distance needs to be measured independently. Any change found can be fed back to stabilize the distance (Robert et al., 2013).

The advantage of the four-wire measurement lies in the fact that the result is not influenced by the electrical resistance of the wires and contact points. Besides that, they allow accurate measurement of very low resistance values, accurate voltage measurement, assurance of test, and improved heat dissipation.

### 1.2 Background of study

Nowadays given the fact that electronics gadgets are evaluate become more advanced, the size of the gadgets is getting smaller and smaller, and getting cheaper in term of price, this is a result of human kind is evaluating to advancement of electronics world. In the trends of electronic gadgets is becoming smaller, better and affordable to be owned by all ranges of user in society, the manufacturers cracking their head to reduce the manufacturing cost for their electronic products.

Hence, semiconductor companies have become 'fabless' or 'fablite', which majority of the semiconductors IC are outsourcing for fabrication of the devices to a specialized manufacturer called a semiconductor foundry. This is where Kelvin contactors take place in this competitively markets, it allow testing of devices with measurements sensitive to contact resistance ( $R_c$ ), power management devices, precision op amps, and high BIT count ADCs or DACs. Because of Kelvin's initial costs, it is used when no other test method accurately can test the devices. The cost of Kelvin's test systems tends to be higher and typically requires a more difficult load board (PCB) layout, this is due to it need at least two Electrical test probes on one tiny leads or pads. The minimum pads or leads on the IC can go beyond 0.2x0.15 mm in size. Besides that, the tolerance of the layout on load board (PCB) need to be very high in tolerance and precision to cater with fine pads and pitch of IC. Hence, it resulted that the process of fabrication becomes critical and expensive, due to small spacing required to separate the force and sense pad.

Besides that, the design of the Electrical test probe need to ensure there is no wear and tear caused on the load board (PCB) side, this is to ensure that the costly customized PCB's based on each IC's contact pad will not wear off, due to movement of the test probe when performing testing in real production. Hence, it can reduce the manufacturing cost for IC.

### **1.3 Problems statements**

When come into maintenances, all of the user would like to have "maintenance free" in their systems, but in reality it would not happen. In real semiconductor IC's production, which the Electrical test probe will be in contact with the IC's pad, which some time the probes will be contaminated by the dust or debris carried together with the IC. The IC's pad normally is coated with Matte-tin (Sn) or Nickel Palladium (NiPdAu), when it's exposed in production it will tend to be oxidize. Hence, a oxide layer will be formed to covered the IC's pad, which this is not beneficial for Electrical test probe. Therefore the Electrical test probe will be needed to have self-sustain feature to be build in when in design stage, the self-sustaining scrubbing function is to break through oxide layers present on many device pads. On top of that, due to the pad size is getting smaller and smaller, the Electrical test probe which equipped with self-sustaining scrubbing function, need to have tiny scrubbing distance. This is to avoid the test probe will over travel beyond the pad size and having electrical test on IC molded body instead IC's pad which will resulted failed in Kelvin test. Besides that, the electrical test probe has a more pointed contact probe for accurate voltage measurements.

In order to have more economical in terms of price tag, the Electrical test probe need to be sustain in higher life span. This is to ensure a single piece of test probe can sustain more than 1 million (1KK) insertions in production environment. The selection material of the test probe need to be hard enough to sustain high consumption production environment, besides that coating on the surface of test probe can enhance and prolong the life span.

With device pads controlled by JEDEC, the variances in package parameters require that the Electrical test probe to be designed to hit the center of the device pad. This is to assure the contact also will always connect with the device pad or lead, due to the IC's pad is tend to become tiny nowadays. Besides that, the fast conversion or Single-Minute Exchange of Die (SMED) is also critical in IC manufacturing industry, which it provide rapid change over to another type of IC production on machine and quick changing Electrical test probe when its wear off in production. Hence, the design of Electrical test probe must be easy to replace and change over.

Last but not least, the Electrical test probe force when in contact need to be designed and calculated carefully. Too strong in contact force will cause IC resin molded body cracked and the die molded in the IC to be cracked. Weak of contact force will cause on bad contacting on device's pad and it will not having the self-sustaining scrubbing function is to break through oxide layers present on many device pads. Table 1.1 shows the electrical specification of test probe.

Table 1.1: Electrical specification of test probe

| Typical contact resistance per pin | 50mΩ                         | Must |
|------------------------------------|------------------------------|------|
| Continuous Current                 | 4A.                          | Must |
| Pulse Current                      | Up to 10A @ 0.3ms            | Must |
| Max Voltage                        | 500V                         | Wish |
| Test Mode                          | Kelvin / non-Kelvin          | Must |
| Bandwidth                          | Min loss 2 GHz @ -1 db (S21) | Must |

#### 1.4 Objectives

The objectives of the study design and analysis of electrical testing probe for semiconductor integrated circuit as follows,

- To design Testing Probe for Semiconductor IC, to equipped with self-sustaining scrubbing function, sustainable contact force and higher life span.
- ii. To select the most appropriate Testing Probe for Semiconductor IC.
- To analyze the designed Testing Probe for Semiconductor IC, which fulfill the criteria to have self-sustaining scrubbing function, sustainable contact force and higher life span.

#### 1.5 Scope of Study

The scope of study cover the design of Probe for Semiconductor IC to equipped with self-sustaining scrubbing function, sustainable contact force and higher life span. testing robe for Semiconductor IC are design to equipped with self-sustaining scrubbing function, sustainable contact force and higher life span by Computer Aided Design (CAD). Then the most appropriate Testing Probe was selected by Analytical Hierarchy Process (AHP). To analyze the designed Testing Probe for Semiconductor IC which fulfill the criteria, the test probe was undergo Finite Element Analysis (FEA) to determine the optimum Fatigue stress, Yield strength, maximum stress and displacement. Then the test probe was simulated under testing condition, data such as contact resistance  $C_{RES}$  and displacement of test probe was collected until it reach its maximum life spend of 1.3 million touchdown.