## Analysis of Crosstalk Noise for 2π RC Model considering Interconnect Parameters in Deep Submicron VLSI Circuit

# Rafia Nishat Toma<sup>1</sup>, Md. Maniruzzaman<sup>1</sup>, Om Prakash Panjiyar<sup>1</sup>, Md. Mahmud Hassan<sup>1</sup>, Md. Nazmul Hasan<sup>1</sup>, Md. Atiqur Rahman<sup>2</sup>

<sup>1</sup>Electronics and Communication Engineering Discipline, Khulna University, Khulna-9208, Bangladesh <sup>2</sup>Physics Discipline, Khulna University, Khulna-9208, Bangladesh rafiatoma@ece.ku.ac.bd

Abstract— As the technology enters into deep sub-micron region, signal integrity is becoming a very crucial parameter. In order to deal with the challenges associated with signal integrity problem, such as, crosstalk noise and delay, estimation and minimizing techniques should be addressed with great importance. Along with this, the peak noise amplitude and noise width values in the sensitive node must be verified and confirmed that they are below the certain threshold levels. Hence, for a particular range of frequency, an accurate and efficient crosstalk noise estimation model is necessary to confirm the signal integrity. Therefore, this work aims to analyse the crosstalk noise between two interconnect lines using  $2\pi$  RC model, and considering its physical parameters, such as the parasitic capacitance, resistance and inductance and interconnect parameters, specifically the spacing between two interconnects, length, width, thickness, height from substrate in deep sub-micron VLSI circuit. In this paper, analytical expressions for peak noise amplitude and noise width in  $2\pi$  model with RC interconnects for unit step input were derived, and then it was simulated in MATLAB and HSPICE software platform. The MATLAB based results represent that  $2\pi$  model possesses less errors, and showed better performance compared to some other popular models by adjusting the interconnecting parameters for any certain range of operating frequency. The HSPICE simulation justifies the accuracy of the approach with full satisfaction.

*Index Terms*— Deep sub-micron; VLSI; Interconnects; Crosstalk noise; 2*π* RC model.

### I. INTRODUCTION

The design of powerful and flexible processors has become possible due to development of integrated circuit (IC), which provides highly intelligent and versatile devices. ICs are fabricated using hundreds of thousands of transistors in a single chip, and they usually fall under the category of very large scale integration (VLSI). VLSI circuits have entered into deep sub-micron (DSM) design phase, which introduces transistors having smaller feature size of millimetre range and faster switching rate. The technologies having the feature sizes less than 0.25 µm are considered as DSM technology, which provides a big scope to implement things that were impossible before. The capability of IC has exponentially increased by following Moor's Law, which also helps in the factors such as computational power, resulting in the reduction of the area of IC. Because of the small feature size and high number of IC in a single chip, maintaining signal integrity and reliability becomes the main design issue in DSM technology [1]. A digital signal having fast transitions, valid and stable logic levels, accurate placement in time, free of any transient and reliable highspeed data transmission is known as signal integrity of any digital system [2].

In this paper, we focus on the signal integrity. The interconnect lines, assumed to be isolated can interfere with one another. This interference is due to the density of integrated circuits and the particular interference that are caused by parasitic coupling defined as crosstalk.

The crosstalk noise and crosstalk delay are the main concerns of crosstalk problem, in which a signal transmitted on one circuit or channel of a transmission system creates an undesired effect in another circuit or channel [3]. Usually the undesired capacitive, inductive or conductive coupling from one circuit, part of a circuit, or channel, to another causes this phenomenon on the ICs [4] [5] [6]. Figure 1 shows the two-parallel coupled transmission lines. In these lines, the wire that produces signal integrity is called 'aggressor line' and it is the one affected by this problem is called 'victim line'. Coupling capacitance virtually exists only between these two lines, and capacitive crosstalk is localized.



Figure 1: Two parallel coupled transmission line [7].

The crosstalk due to capacitive coupling affects both delay and signal integrity [8]. To minimize the crosstalk noise for increasing system integrity in transmission line, several models, such as, Devgan's model [9], Vittal's model [10], Heydari's model [11], Kuhlmann's model [12], Lumped model [13],  $2\pi$  model [7] have already been proposed. Among them  $2\pi$  Model possesses comparatively better performance in high frequency operation. Along with that, some researchers performed crosstalk minimization depending on the material used in the structure of the transmission model, such as silicon dioxide [14] [15] [16], while others used Carbon Nanotube interconnects to find the solution to reduce crosstalk [17], However, most of the

authors did not show any explicit relations with interconnect parameters in their papers. Thus, the main objective of this work is to estimate the crosstalk noise in  $2\pi$  model RC interconnects, considering the calculation of noise amplitude and the width of the noise with respect to different parameters of interconnects, such as, length, width, thickness, height from substrate and spacing between two interconnects. For this purpose, analytical estimation and simulation using MATLAB and HSPICE software platform were conducted. The other objective of this work is to compare the results of this  $2\pi$  RC model with the results of other models mentioned earlier. It reveals that  $2\pi$  RC model is more effective and less complicated to implement than the other models.

#### II. MATERIALS AND METHODS

We first present the  $2\pi$  model for the estimation of crosstalk noise at the victim line, and then derive the analytical expressions for peak noise amplitude and noise width for unit step input at aggressor line, taking into account the substrate and coupling capacitance. We ccalculated the peak noise amplitude and noise width using MATLAB (R2012b) software platform, and then simulated  $2\pi$  model based circuit using HSPICE software platform.

As shown in Figure 1, let the aggressor shown voltage pulse at the coupling location be a unit step input with transition time being  $t_r$ , and the interconnect length of the victim line before the coupling, at the coupling and after the coupling be  $L_s$ ,  $L_c$  and  $L_e$ , respectively.

The  $2\pi$  model is generated, as shown in Figure 2, to compute the crosstalk noise at the receiver [18]. The victim driver is modelled by effective resistance R<sub>d</sub>. The coupling capacitance between aggressor and victim lines are modeled by C<sub>x</sub>. And the aggressor and victim line is modeled by other RC parameters, such as,  $C_1$ ,  $R_s$ ,  $C_2$ ,  $R_e$  and  $C_L$ . The coupling node (node 2) is set to be the centre of the coupling portion of the victim line.



Figure 2: Crosstalk 2π RC noise model [18].



Figure 3: Modified circuit of  $2\pi$  RC noise model of Figure 2.

This reduction of  $2\pi$  model is very useful while calculating the value of crosstalk noise at the receiver end. This model contains two  $\pi$  type RC circuits, known as  $2\pi$  RC model. One RC circuit is located before the coupling and the other is after the coupling. The resulting  $2\pi$  RC model is solved analytically in [18]. From Figure 3, we have the impedance at node 1, Z<sub>1</sub> satisfying the following relation

$$Z_{1} = R_{d} \parallel X_{c1}$$
  
$$\Rightarrow Z_{1} = \frac{R_{d}}{1 + sR_{d}C_{1}}$$
(1)

According to Figure 3, the impedance at coupling node 2,  $Z_2 = (Z_1 + R_s) \parallel X_{C_1} \parallel (R_e + X_{C_1})$ 

Here, 
$$X_{C_L} = \frac{1}{j\omega C_L}$$
 and  $X_{C_2} = \frac{1}{j\omega C_2}$ .

Applying  $s = j\omega$  in Equation (2), and using the value of  $Z_1$ from Equation (1),

$$\Rightarrow \frac{1}{Z_2} = \frac{1 + sR_dC_1}{R_d + R_s + sR_dR_sC_1} + sC_2 + \frac{sC_L}{(sR_eC_L + 1)}$$
(2)

Figure 4 is the modified circuit of Figure 3, where  $Z_2$  is used.



Figure 4: Equivalent noise model circuit.

The s-domain voltage  $V_2(s)$  at point 2, across the impedance Z<sub>2</sub> satisfying the following relation

$$V_{2}(s) = \frac{Z_{2}}{Z_{2} + \frac{1}{sC_{x}}} V_{agg}(s)$$

$$\Rightarrow$$

$$V_{2}(s) = \frac{sC_{x}}{sC_{x} + \frac{1 + sR_{d}C_{1}}{sC_{x}} + sC_{x} + \frac{sC_{L}}{sC_{L}}} V_{agg}(s) \quad (3)$$

 $R_d + R_s + sR_dR_sC_1 + sC_2 + sR_eC_1 + 1$ 

The output voltage Vout in the s-domain is

$$V_{out}(s) = V_2(s) \frac{\frac{1}{sC_L}}{R_e + \frac{1}{sC_L}}$$

$$V_{out}(s) = V_2(s) \frac{1}{sC_L R_e + 1}$$
(4)

Substituting  $Z_1, Z_2$ , and  $V_2(s)$  into  $V_{out}(s)$  yields, sC

$$V_{out}(s) = \frac{\frac{1}{sR_eC_L + 1}}{s(C_x + C_2) + \frac{1 + sR_dC_1}{R_d + R_s + sR_dR_sC_1} + \frac{sC_L}{sR_eC_L + 1}} V_{agg}(s)$$

Let, 
$$R_d R_s C_1 C_x = K_1$$
,  $R_d R_s C_1 C_L R_e (C_x + C_2) = K_2$ ,  $a_2 = \frac{C_x (R_d + R_s)}{K_2}$ 

=

$$a_{2} = \frac{K_{1}}{k_{2}}, \ b_{1} = \frac{(C_{x} + C_{2})(R_{d} + R_{s}) + (R_{d}C_{1} + C_{L}R_{e}) + C_{L}(R_{d} + R_{s})}{K_{2}},$$
  
$$b_{2} = \frac{(C_{x} + C_{2})(R_{d}R_{s}C_{1} + C_{L}R_{e}) + (R_{d}R_{e}C_{1}C_{L} + R_{d}R_{s}C_{1}C_{L})}{K_{2}} \text{ and }$$
  
$$b_{0} = \frac{1}{K_{2}}.$$

Then,

٦

$$V_{out}(s) = \frac{a_2 s^2 + a_1 s}{s^2 + b_2 s^2 + b_1 s + b_0} V_{agg}(s)$$
(5)

Now, let the aggressor voltage with unit step input and the normalized value is,  $V_{dd} = 1$ , be

$$V_{agg} = \begin{cases} 1 & t \ge 0\\ 0 & \text{Otherwise} \end{cases}$$

And its s-domain representation is  $V_{agg}(s) = \frac{1}{s}$ .

*A. Noise amplitude calculation:* Using dominant-pole approximation m*et*hod [7] in Equation (5), we obtain

$$V_{out}(s) = \frac{a_1 s}{b_1 s + b_0} \times \frac{1}{s}$$

$$V_{out}(s) = \frac{a_1}{b_1 s + b_0}$$
(6)

$$V_{out}(s) = \frac{C_{x}(R_{d} + R_{s})}{(C_{x} + C_{2})(R_{d} + R_{s}) + (R_{d}C_{1} + C_{L}R_{e}) + C_{L}(R_{d} + R_{s})s + 1}$$

$$V_{out}(s) = \frac{t_{x}}{t_{v}(s + \frac{1}{t_{v}})}$$
(7)

Here,  $C_x(R_d + R_s) = t_x$  (8)

and  $(C_x + C_2)(R_d + R_s) + (R_dC_1 + C_LR_e) + C_L(R_d + R_s) = t_v$  (9) The term  $t_x$  represents the RC delay term from the upstream resistance of the coupling element times the coupling capacitance. The term  $t_v$  represents distributed Elmore delay [19] of victim line. The output voltage shown in Equation

(7) can be expressed in time domain as given in Equation

(10).  

$$V_{out}(s) = \frac{t_x}{t_y} e^{\frac{-t}{t_y}}, \text{ where } t \ge 0$$
(10)

From the noise expression shown in Equation (10), it is evident that noise monotonically decreases as  $t \ge 0$ . The value of noise will be maximum at t = 0. This maximum value of noise can be calculated by putting t = 0 in Equation (10).

$$V_{out}(s) = \frac{t_x}{t_v}$$
(11)

Let, thickness (e), width (w), height from substrate (h) and distance between two metal tracks(d) of interconnected metals used for aggressor and victim line are the same.

According to [8], the expression of substrate capacitance can be written as

$$(C_1 = C_2 = C_L = \varepsilon_0 \varepsilon_r \left[ 1.13 \left( \frac{w}{h} \right) + 1.443 \left( \frac{w}{h} \right)^{0.11} + 1.475 \left( \frac{e}{h} \right)^{0.425} \right]$$
(12)

According to [8], the expression of coupling capacitance can be written as,

$$C_{x} = \varepsilon_{0}\varepsilon_{r} \left( \left(\frac{w}{h}\right)^{0.32} + 1.82 \left(\frac{e}{h}\right)^{0.18} \right) \left(\frac{d}{h} + 0.43\right)^{-1.38}$$
(13)

Let the metal used for aggressor and victim lines be counted as squares. Then, according to [14],

The sheet resistance of metal (R<sub>S</sub>) =  $\frac{\rho}{e}$ . (14)

The total resistance of metal, 
$$R = \frac{\rho L}{ew}$$
 (15)

From Equations (8), (9), (12), (13), (14) and (15), the expression of  $t_x$  and  $t_v$  can be written as,

$$t_{x} = 2\frac{\rho L}{ew}\varepsilon_{0}\varepsilon_{r}\left(\left(\frac{w}{h}\right)^{0.32} + 1.82\left(\frac{e}{h}\right)^{1.08}\right)\left(\frac{d}{h} + 0.43\right)^{-1.38}$$
(16)

And

$$t_{v} = 2 \frac{\rho L}{ew} \varepsilon_{0} \varepsilon_{r} \left\{ \begin{bmatrix} \left( \left( \frac{w}{h} \right)^{0.32} + 1.82 \left( \frac{e}{h} \right)^{1.08} \right) \left( \frac{d}{h} + 0.43 \right)^{-1.38} \end{bmatrix} + \\ 3 \begin{bmatrix} 1.13 \left( \frac{w}{h} \right) + 1.443 \left( \frac{w}{h} \right)^{0.11} + 1.475 \left( \frac{e}{h} \right)^{0.425} \end{bmatrix} \right\}$$
(17)

From the maximum amplitude of noise, as shown in Equation (11), it is written with the inclusion of the interconnect thickness (e), width (w), height from substrate (h) and distance between two metal tracks(d) of aggressor and victim lines using Equations (16) and (17),

i.e., 
$$V_{max} = \frac{t_x}{t_v}$$
  

$$\Rightarrow V_{max} = \frac{2\frac{\rho L}{ew}\epsilon_0\epsilon_r \left(\left(\frac{w}{h}\right)^{0.32} + 1.82\left(\frac{e}{h}\right)^{1.08}\right) \left(\frac{d}{h} + 0.43\right)^{-1.38}}{2\frac{\rho L}{ew}\epsilon_0\epsilon_r \left\{\left[\left(\left(\frac{w}{h}\right)^{0.32} + 1.82\left(\frac{e}{h}\right)^{1.08}\right) \left(\frac{d}{h} + 0.43\right)^{-1.38}\right] + 3\left[1.13\left(\frac{w}{h}\right) + 1.443\left(\frac{w}{h}\right)^{0.11} + 1.475\left(\frac{e}{h}\right)^{0.425}\right]\right]}$$

$$\Rightarrow V_{max} = \frac{1}{\left[1 + \frac{3\left[1.13\left(\frac{w}{h}\right) + 1.443\left(\frac{w}{h}\right)^{0.11} + 1.475\left(\frac{e}{h}\right)^{0.425}\right]}{\left(\left(\frac{w}{h}\right)^{0.32} + 1.82\left(\frac{e}{h}\right)^{1.08}\right) \left(\frac{d}{h} + 0.43\right)^{-1.38}}\right]}$$
(18)

The noise expression shown in Equation (10) can also be written including interconnect thickness (e), width (w), height from substrate (h) and distance between two metal tracks (d) of aggressor and victim lines using Equations (16), (17) and (18), i.e.,

$$V_{max} = \frac{t_x}{t_v} e^{\frac{-t}{t_v}}$$
, where  $t \ge 0$ .

$$\Rightarrow V_{out}(t) = \frac{1}{\left[1 + \frac{3\left[1.1\left(\frac{w}{h}\right) + 1.44\left(\frac{w}{h}\right)^{0.11} + 1.47\left(\frac{e}{h}\right)^{0.425}\right]\right]}{\left(\left(\frac{w}{h}\right)^{0.32} + 1.82\left(\frac{e}{h}\right)^{1.08}\right)\left(\frac{d}{h} + 0.43\right)^{-1.38}}\right]}$$
(19)
$$e^{\left[\frac{t}{2\frac{\rho L}{ew}e_{off}}\left\{\left[\left(\left(\frac{w}{h}\right)^{0.32} + 1.82\left(\frac{e}{h}\right)^{0.33}\right] + 3\left[1.1\left(\frac{w}{h}\right) + 1.44\left(\frac{w}{h}\right)^{0.11} + 1.47\left(\frac{e}{h}\right)^{0.425}\right]\right\}\right]}\right]}$$

*B. Noise width calculation:* The noise width for a noise pulse is defined to be the length of time interval so that the noise spike voltage V is larger than or equal to  $V_t$ .

Here  $V_t$  represents the threshold voltage. Now from Equation (10),

$$V_{max} = \frac{t_x}{t_v} e^{\frac{-t}{t_v}}$$

$$t = t_v \ln\left(\frac{1}{V_{out}} \cdot \frac{t_x}{t_v}\right)$$
(20)

Thus, noise width is calculated by the width of time interval between  $t_1$  and  $t_2$ .

Here  $t_1 =$  initial time = 0

And  $t_2$  is the time when noise voltage is equal to the threshold voltage  $V_{\rm t.}$ 

The value of  $t_2$  can be calculated using Equation (19). Hence,  $t_2$  can be derived as,

$$\mathbf{t}_2 = \mathbf{t}_{\mathrm{v}} \ln \left( \frac{1}{\mathbf{V}_{\mathrm{t}}} \cdot \frac{\mathbf{t}_{\mathrm{x}}}{\mathbf{t}_{\mathrm{v}}} \right)$$

Noise width is given by,

$$t_{\text{width}} = t_2 - t_1 = t_2 - 0 = t_2$$
  
$$t_{\text{width}} = t_v \ln\left(\frac{1}{V_t} \cdot \frac{t_x}{t_v}\right)$$
 (21)

In this paper, we assume the value of threshold voltage  $V_t$  to be half of the value of the peak noise voltage  $V_{max}$  [7].

i.e., 
$$V_t = \frac{V_{max}}{2}$$
 (22)

Now from Equations (11), (20) and (21),

$$t_{width} = t_v \ln(2) = 0.69t_v \tag{23}$$

Equation (23) represents the expression of the width of the noise voltage waveform. For unit step input, note that when the time increases beyond  $t_2$ , the noise voltage becomes very less. This can be expressed clearly by some noise amplitude versus noise width plots.

From Equations (17) and (23), the expression of width of noise voltage waveform can be written as

$$t_{width} = 0.69 \left\{ 2 \frac{\rho L}{ew} \varepsilon_0 \varepsilon_r \right\} \left[ \left( \left( \frac{w}{h} \right)^{0.32} + 1.82 \left( \frac{e}{h} \right)^{1.08} \right) \left( \frac{d}{h} + 0.43 \right)^{-1.38} \right] + 3 \left[ 1.13 \left( \frac{w}{h} \right) + 1.443 \left( \frac{w}{h} \right)^{0.11} + 1.475 \left( \frac{e}{h} \right)^{0.425} \right] \right]$$

$$\Rightarrow t_{width} = 1.38 \frac{\rho L}{ew} \epsilon_0 \epsilon_r \left\{ \begin{bmatrix} \left( \left( \frac{w}{h} \right)^{0.32} + 1.82 \left( \frac{e}{h} \right)^{1.08} \right) \left( \frac{d}{h} + 0.43 \right)^{-1.38} \\ + 3 \left[ 1.13 \left( \frac{w}{h} \right) + 1.443 \left( \frac{w}{h} \right)^{0.11} + 1.475 \left( \frac{e}{h} \right)^{0.425} \end{bmatrix} \right\}$$
(24)

This expression represents the width of the noise voltage with respect to time.

## III. RESULTS AND DISCUSSION

The estimation of noise voltage is very important to measure the system performance. To estimate the noise voltage across the victim line, noise amplitude versus distance between two interconnects has been plotted, as seen in Figure 5, using Equation (18) and keeping the aspect ratio (w/h) constant. The figure shows that increasing the distance between interconnects decreases the noise amplitude and vice versa. In the plot, X-axis represents the distance between interconnects in meter, and Y- axis represents the maximum amplitude of noise voltage in volt. Thus, this result shows that noise amplitude is inversely proportional to the distance between interconnects.



Again noise amplitude versus aspect ratio of interconnect has been plotted to estimate noise amplitude, using Equation (18), keeping the distance between interconnects constant, as seen in Figure 6. In the plot, X-axis represents the aspect ratio (dimensionless) and Y- axis represents the maximum amplitude of noise voltage in volt. The plot in Figure 6 shows that increasing the aspect ratio of interconnects decreases the noise amplitude and vice versa reveal that noise amplitude is inversely proportional to the aspect ratio of interconnects.



Then output noise voltage with respect to time for unit step input is plotted in Figure 7, using Equation (19) when  $2\pi RC$  model is used, taking into account the different values of width, height, thickness, spacing between interconnects, length of interconnects. The figure shows the output noise voltage developed at the victim line for the application of unit step input in aggressor line when  $2\pi$  RC model is considered. In the plot, X-axis represents the time in second and Y-axis represents the noise voltage in volt. The figure expresses that the amplitude of the noise voltage gradually decreases with respect to time. The maximum amplitude of this noise voltage is 0.266 volt.



After that, the  $2\pi$  RC model of Figure 3 is designed with HSPICE simulator for 180 nm technology. The extracted values for the parameters R and C are given in Table 1.

Table 1 Values of R and C for 180 nm technology [20]

| Parameters                | Value/m |
|---------------------------|---------|
| Resistance (R)            | 120 kΩ  |
| Capacitance (C)           | 240 pF  |
| Coupling Capacitance (Cc) | 681 pF  |

In HSPICE software platform, we simulated the  $2\pi$  model with unit step impulse at aggressor line using different parameters' values of interconnection. Figure 8 represents the result of input impulse provided to the aggressor line and output noise at the victim line, which is obtained by simulating  $2\pi$  model in HSPICE software platform. Based on Figure 8, the unit step impulse is applied to the aggressor line resulting in the development of aggressor voltage across aggressor capacitor. This effect also results in a new development of voltage across victim capacitor. After some time, the capacitor starts discharging and goes to its initial state. We applied transient condition and measured the results with HSPICE software, as shown in Table 1.

The SPICE plot shown in Figure 8 represents the input unit step voltage and noise voltage across the victim capacitor combined. In the plot, red line represents the input unit step and blue is the noise voltage (node 3).



Figure 8: Input unit step voltage and developed noise voltage at the victim capacitor.

The values of different parameters, namely the width of wire (w), thickness of wire (e), spacing between two wires (d), height of interconnects from substrate (h), and length of wires (L) were calculated. Finally, the peak noise was estimated for each set of physical parameters, which are given in Table 2.

Table 2 Estimation of output peak noise voltages for  $2\pi$  RC models

| Sl.<br>No | (w)<br>µm | (h)<br>µm | (е)<br>µm | (d)<br>µm | (w/h) | (L)<br>mm | V <sub>max</sub><br>(Volts) |
|-----------|-----------|-----------|-----------|-----------|-------|-----------|-----------------------------|
| 01        | 1.173     | 1.173     | 0.117     | 0.1       | 1.0   | 1.2       | 0.282                       |
| 02        | 0.645     | 0.810     | 0.080     | 0.3       | 0.8   | 2.0       | 0.287                       |
| 03        | 1.230     | 1.118     | 0.011     | 0.2       | 1.1   | 0.8       | 0.277                       |
| 04        | 0.460     | 0.511     | 0.05      | 0.52      | 0.9   | 1.6       | 0.284                       |
| 05        | 0.860     | 0.573     | 0.114     | 0.10      | 1.5   | 2.0       | 0.282                       |
| 06        | 1.110     | 0.925     | 1.026     | 0.2       | 1.2   | 2.0       | 0.301                       |
| 07        | 1.133     | 1.890     | 0.184     | 0.4       | 0.6   | 2.0       | 0.291                       |
| 08        | 1.314     | 3.285     | 0.327     | 0.2       | 0.4   | 2.0       | 0.250                       |
| 09        | 0.360     | 1.800     | 0.180     | 0.1       | 0.2   | 0.7       | 0.270                       |
| 10        | 0.523     | 1.740     | 0.346     | 0.6       | 0.3   | 2.0       | 0.312                       |

We analysed the performance of different models by varying the values of physical parameters, while keeping the passive elements constant, as given in Table 1. For this analysis, the noise amplitude expression Equation (18) has been used. The MATLAB software was initially used for simulation and the result demonstrated the accuracy of the  $2\pi$  RC model, when calculating the peak noise amplitude of two capacitively coupled interconnects for a unit step input at the aggressor line. We have analysed Devgan model [9], Vittal model [10], Heydari model [11] and  $2\pi$  models [7] [18] using the method described above, and found similar results for peak noise at the victim line, as reported in their works.

Estimation of the noise voltage peak and width with the values of different physical parameters can play a great role to improve the system performance in DSM technology. We found that the use of these values help us to identify the physical parameters to calculate peak noise in victim line, which is very effective to reduce noise in the transmission line for the existing models, and  $2\pi$  model possesses better result by this new approach in comparison to the other models.

We then calculated the peak noise widths. Table 3 gives the result of peak noise widths ( $t_{width}$ ) for the victim line by using both analytical and simulation methods respectively. In this table, it is clearly seen that noise width of our simulation is quite similar to the noise width of the analytical  $2\pi$  RC model. Therefore, it is concluded that the length of time interval of spike voltage is comparable, causing less effect of crosstalk for small interval of time.

Table 3 Summary of results for noise width

| SI.<br>No | (w)<br>µm | (h)<br>µm | (е)<br>µm | (d)<br>Mm | (w/h) | (L)<br>µm | t <sub>width</sub><br>(Anal.) | twidth |
|-----------|-----------|-----------|-----------|-----------|-------|-----------|-------------------------------|--------|
|           |           |           |           |           |       |           | (µsec)                        | (µsec) |
| 01        | 1.173     | 1.173     | 0.117     | 0.1       | 1     | 1.2       | 0.9154                        | 1.25   |
| 02        | 0.645     | 0.810     | 0.080     | 0.3       | 0.8   | 2         | 2.2930                        | 1.29   |
| 03        | 1.230     | 1.118     | 0.011     | 0.2       | 1.1   | 0.8       | 5.6164                        | 2.00   |
| 04        | 0.460     | 0.511     | 0.051     | 0.52      | 0.9   | 1.6       | 3.1552                        | 2.77   |
| 05        | 0.860     | 0.573     | 0.114     | 0.1       | 1.5   | 2         | 2.7535                        | 3.00   |
| 06        | 1.110     | 0.925     | 1.026     | 200       | 1.2   | 2         | 3.1295                        | 3.21   |
| 07        | 1.314     | 3.285     | 0.327     | 0.2       | 0.4   | 2         | 0.3737                        | 3.20   |
| 08        | 0.360     | 1.800     | 0.180     | 0.1       | 0.2   | 0.7       | 2.8838                        | 2.80   |

Finally, the simulation of  $2\pi$  model to estimate the peak noise amplitude was performed using HSPICE software platform. Taking all parameters value of interconnects,  $2\pi$ 

model circuit design, a simulation was conducted at the node where crosstalk noise affect the victim line due to different issues, especially coupling capacitance between aggressor line and victim line. With the help of the Equations (12), (13), (14) and (15), and using the optimum values of physical parameters which reduces the noise peak values, we calculated the passive elements values for the  $2\pi$  model to find the parcentage of error for various passive elements values and estimate the average parcentage of error, which is given in Table 4.

Table 4 Estimation of percentage of errors for  $2\pi$  model

|     |      |        |                 | 2π      | 2π       | 2π           |
|-----|------|--------|-----------------|---------|----------|--------------|
| Sl. | R    | Cs     | Cc              | (Anal.) | (HSPICE) | (This paper) |
| No  | (kΩ) | (pF/m) | ( <b>pF/m</b> ) | Volts   | Volts    | (% Err.)     |
|     |      |        |                 |         |          |              |
| 1   | 150  | 107    | 127             | 0.282   | 0.204    | 27.65        |
| 2   | 400  | 98     | 120             | 0.287   | 0.250    | 12.89        |
| 3   | 1000 | 100    | 115             | 0.277   | 0.262    | 5.40         |
| 4   | 527  | 103    | 123             | 0.284   | 0.250    | 11.9         |
| 5   | 350  | 136    | 161             | 0.282   | 0.245    | 13.12        |
| 6   | 30   | 150    | 195             | 0.301   | 0.211    | 29.90        |
| 7   | 160  | 90     | 111             | 0.291   | 0.204    | 29.8         |
| 8   | 80   | 80     | 99              | 0.250   | 0.238    | 4.80         |
| 9   | 527  | 68     | 83              | 0.270   | 0.236    | 12.5         |
| 10  | 190  | 81     | 110             | 0.312   | 0.223    | 12.59        |
|     |      |        |                 |         | Average  | 16.06        |

By using the same combination of passive elements values provided in Table 4, we calculated the peak noise voltages for the four different models and estimated the percentage of error for each combinations. At the end of the process, we calculated the average values of errors for the respective models to measure the system performance, as presented in Table 5.

Table 5 Comparison of the errors of different models

| Sl.<br>No | 2π (This paper)<br>(% Err.) | Devgan<br>(% Err.) | Vittal<br>(%Err.) | Heydari<br>(% Err.) |
|-----------|-----------------------------|--------------------|-------------------|---------------------|
| 1         | 27.65                       | 2.55               | 27.00             | 3.22                |
| 2         | 12.89                       | 21.07              | 39.70             | 38.95               |
| 3         | 5.40                        | 35.82              | 27.79             | 11.94               |
| 4         | 11.90                       | 26.49              | 14.43             | 18.30               |
| 5         | 13.12                       | 11.29              | 4.138             | 8.31                |
| 6         | 29.90                       | 3.68               | 13.30             | 3.30                |
| 7         | 29.80                       | 4.17               | 8.59              | 9.69                |
| 8         | 4.80                        | 3.49               | 32.00             | 11.52               |
| 9         | 12.50                       | 12.57              | 21.81             | 21.74               |
| 10        | 12.59                       | 1.92               | 39.10             | 36.89               |
| Average   | 16.06                       | 12.30              | 21.78             | 16.386              |

We calculated the percentage of noise errors for Devgan model [9], Vittal model [10], Heydari model [11],  $2\pi$  model [This paper], comparing them with HSPICE simulation result and errors of 16.06%, 12.30%, 21.78%, and 16.39%, respectively. Although the percentage of noise error of  $2\pi$  [This paper] and Heydari models are almost at the same range, the implementation of  $2\pi$  RC model is more effective and less complicated in terms of transmission line modeling.

At the end, the analysis of noise voltages with respect to frequency has been performed, taken into consideration of the same parameters mentioned above for  $2\pi$  model. AC unit step input is provided to the aggressor line with increasing frequency. We plotted innoise (node 2) and outnoise (node 4) at panel 1 and panel 2 in HSPICE simulator respectively, as shown in Figure 9, where X-axis represents the frequency in Hz and Y-axis represents the noise voltage at aggressor node. In Figure 9 (a), it clearly indicates an exponentially decrease of innoise resulting from the frequency increasing, and in Figure 9 (b) indicates the outnoise at aggressor. Therefore, we can establish that noise is inversely proportional to frequency within a certain level.



Figure 9: Noise calculation (a) innoise (b) outnoise for AC analysis.

The existing models did not take into account the physical parameters for estimating and minimizing crosstalk noise over a range of operating frequency. In our work, we used the value of resistors, capacitors according to [20] and established a relation between the passive elements and physical parameters of transmission line to find the peak noise voltage and noise width at the victim line.

## IV. CONCLUSION

In this work, we focus on the analysis of  $2\pi$  RC model to get accurate modelling of crosstalk noise using different interconnect parameters' (width of wire, thickness of wire, spacing between two wires, height of interconnects from substrate, length of wires) values for RC interconnects in DSM VLSI circuits and derived expressions for peak amplitude, pulse width, and time-domain waveform of crosstalk noise. MATLAB and HSPICE software platform have been used to simulate  $2\pi$  model with different parameters' values, and these simulation results were compared with analytical values of different crosstalk estimation models. It is concluded that although the crosstalk noise amplitude and width in victim line are the major problems in transmission line signal propagation, this can be minimized by optimizing the interconnecting parameters for any particular range of frequency.

### REFERENCES

- D. Pandini, C. Forzen, and L. Baldi, "Design methodologies and architecture solutions for high-performance Interconnects," in in Proc. IEEEInt. Conf. on Computer Design (ICCD'04), San Jose, California,USA., 2004, pp. 152–159.
- [2] D. Sylvester and K. Keutzer, "Getting to the Bottom of Deep Submicron II: A Global Wiring Paradigm," in In Proceedings of the 1999 international symposium on Physical design, Monterey, California, USA, 1990, pp. 193-200.
- [3] S. R. P. R Datla, "Crosstalk Delay Analysis in Very Deep Sub Micron VLSI Circuits," New Delhi, , 2004.

- [4] B.K.V. Sharma, D. Blaauw, and S. Sirichotiyakul, "Estimation of the Likelihood of Capacitive Coupling Noise," in In IEEE 2002 Design Automation Conference, New Orleans, LA, USA, 2002, pp. 653-658.
- [5] J. Cong, "Challenges and Opportunities for Design Innovations in Nanometer Technologies,"," in In Semiconductor Research Corporation Design Sciences Concept Paper, January 1998, pp. 1 -15.
- [6] P. D. Gross, R Arunachalam, K. Rajgopal, and L. T. i Pilegg, "Determination of Worst-Case Aggressor Alignment for Delay Calculatio," IEEE," in In Proceedings of the IEEE/ACM International Conference on Computer Aided Design, San Jose, California, USA, 1998.
- [7] A. B. Kalpana and P.V. Hunagund, "Crosstalk Noise Modeling for RC and RLC Interconnects in Deep Sub-Micron VLSI Circuits," Journal of Computing, vol. 2, no. 4, pp. 60-65, 2010.
- [8] L. Vendrame, "Crosstalk-based capacitance Measurements: Theory and Applications," IEEE Transactions on Semiconductor Manufacturing, vol. 19, no. 1, pp. 67-77, 2006.
- [9] A. Devgan, "Efficient Coupled Noise Estimation for On-Chip Interconnects,"," in In IEEE/ACM International Conference on Computer-Aided Design (Digest of Technical Papers), San Jose, CA, USA., 1997, pp. 147-153.
- [10] A. Vittal and M. Marek-Sadowska, "Crosstalk Reduction for VLSI," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 16, pp. 290-298, 1997.
- [11] P. Heydari and M. Pedram, "Capacitive Coupling in High-Speed VLSI Circuits," IEEE Trans. Computer Aided Design Integrated Circuits System, vol. 24, no. 3, pp. 478-488, March 2005.
- [12] M. Kuhlmann, S.S. Sapatnekar, and KK. Parhi, "Exact and Efficient Crosstalk Estimation," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 20, no. 7, pp. 858-866, 2001.

- [13] A. B. Kalpana and P.V. Hunagund, "Circuit Model for Interconnect Crosstalk Noise Estimation in High Speed Integrated Circuits," Advance in Electronic and Electric Engineering, vol. 3, no. 8, pp. 907-912, 2013.
- [14] K. Nageswara Rao, G. Nath Veerendra, and K. Hari Kishore, "Crosstalk noise minimization in novel through silicon via structures," International Journal of Engineering & Technology, vol. 7, no. 2.8, pp. 56-62, 2018.
- [15] A. V. Tsarev, "Efficient silicon wire waveguide crossing with negligible loss and crosstalk," Opt. Expres, vol. 19, no. 15, pp. , no. 15, pp. 13 732–13 737, 2011.
- [16] X. Wang, M. Xiong, and Z. Chen, "Wideband Capacitance Evaluation of Silicon-Insulator-Silicon Through-Silicon-Vias for 3D Integration Applications," IEEE Electron Device Letters, vol. 37, no. 2, February 2016.
- [17] G. K. Mekala, R. Chandel, and R. Chande, "An Efficient Crosstalk Model For Coupled Multiwalled Carbon Nanotube Interconnects," in IEEE Transactions on Electromagnetic Compatibility, July 2017, pp. 1-10.
- [18] Md. Maniruzzaman, A. Sarkar, R. N. Toma, and M. T. Hasan, "Estimation of Crosstalk Noise for 2pi RC and RLC Interconnects," International Journal of Engineering Research and Development, vol. 11, no. 10, pp. 16-27, October 2015.
- [19] W.C. Elmore, "The Transient Response of Wideband Amplifiers," Journal of Applied Physics, vol. 19, no. 1, 1948.
  [20] Semiconductor Corp., "International Technology Roadmap for
- [20] Semiconductor Corp., "International Technology Roadmap for Semiconductors (ITRS), 2015 [Online]," Available: http:// http://www.itrs2.net..