brought to you by

Communications in Physics, Vol. 28, No. 3 (2018), pp. 191-200 DOI:10.15625/0868-3166/28/3/12359

# A COMPACT DEVICE MODEL FOR NANOPARTICLE-ORGANIC MEMORY TRANSISTOR'S CHARACTERIZATION

MAI VAN HUY<sup>*a*,<sup>†</sup></sup>OLIVIER BICHLER<sup>*b*</sup>, CHRISTIAN GAMRAT<sup>*b*</sup> YANNICK VIERO<sup>*c*</sup>, FABIEN ALIBART<sup>*c*</sup> AND DOMINIQUE VUILLAUME<sup>*c*</sup>

<sup>a</sup>Le Quy Don Technical University, 234 Hoang Quoc Viet, Bac Tu Liem, Hanoi, Vietnam <sup>b</sup>CEA LIST, 91191 Gif–sur-Yvette, France <sup>c</sup>Institute for Electronics Microelectronics and Nanotechnology (IEMN), CNRS, Univ. of Lille, CS 60069, 59652 Villeneuve d' Ascq, France

<sup>†</sup>*E-mail:* vanhuy.mai@gmail.com

Received 23 April 2018 Accepted for publication 26 June 2018 Published 31 August 2018

**Abstract.** Neuromorphic electronic devices have recently been a candidate for new computing architecture associated with innovative nanotechnologies. A report of the characterization of Nanoparticle organic memory transistor (NOMFET) introduced a similar behavior to a biological spiking synapse in neural networks. In this paper, a refinement model based on the extracted parameters including a hybrid NOMFET/CMOS neuromorphic computing circuit and architecture of synapse to neuron interface by characterizing transistor – memory and the temporal dynamic function is presented. A compact EKV model refinement serves as a link between nanotechnology process and circuit design for novel CMOS devices.

Keywords: dynamics, hybrid integrated circuit, modeling, nanotechnology, neural networks, synapse-like nanodevices, EKV model.

Classification numbers: 07.50.Ek, 84.30.-r.

# I. INTRODUCTION

Neuromorphic electronics appears as a promising computing architecture to replace the traditional Von Neumann architecture. The spiking neural network (SNN) is a network model, which uses relative spike timing for information coding, inspires from how the brain works, to

©2018 Vietnam Academy of Science and Technology

#### MAI VAN HUY et al.

allow fast and efficient information processing for complex tasks, such as recognition or classification, involving a new class of nanodevices – synapse transistor [1]. A nanoparticle organic memory field-effect transistor (NOMFET) made of pentacene and gold nanoparticles deposited in the gate channel was demonstrated to act as an organic memory-transistor device [2]. Its most interesting behavior – emulation of biological spiking synapse- is due to charge storage in the nanoparticles [3]. It can be programmed to work as a facilitating or depressing synapse, and exhibits short-term plasticity (STP) for dynamical processing of spikes. The physical mechanism of NOMFET has been reported in [3,4].

A simple functional model based on a few physical equations and a number of experimental parameters has already been developed, simulating the dynamic charge and discharge behavior of the NOMFET as a spiking synaptic device [4]. It was the first model that could be used to simulate hybrid neuromorphic circuits using NOMFET as synapses and CMOS as neurons. However, it was restricted to a single device bias configuration and did not include transistor field effect modeling. In this paper, we propose a full compact model for the NOMFET, modeling both its charge-discharge dynamic and the transistor field effect based on the EKV compact and fast transistor model, which was already successfully used to simulate some Fet-Nano devices [4, 5]. The nanoparticles charge dynamic is introduced by modulating the transistor threshold voltage with the nanoparticles charge. The model is fitted with both transistor experimental characterizations and temporal synaptic-like dynamic characterizations.

After a brief description of the device physics and experimental characterizations in a first part, we present the model building and refinement, followed by the presentation of the fitted results which compare the model with the experimental data.

# **II. EXPERIMENTAL MEASUREMENTS**

The NOMFET described in Fig. 1 composed of three terminals as a conventional metaloxide-semiconductor field-effect transistor [4]. It is fabricated by using a bottom-gate electrode configuration, where the p+ -highly doped silicon gate is covered with 200 nm thick of silicon dioxide (SiO<sub>2</sub>) by dry thermal oxidation. The gate is fabricated by E-beam lithography Ti/Au (thickness 2/18 nm). A 60nm SiO<sub>2</sub> thin film is deposited by PECVD. The source (S) and drain (D) terminals are Ti/Au (20/180 nm) electrodes with inter-electrode gap in the range of 5  $\mu$ m. Gold nanoparticles (NPs, diameters of 10 nm) are immobilized on the surface of the inter-electrode gap by surface chemistry before pentacene deposition (20 nm). The pentacene is a p-type organic semiconductor. The conduction between the drain and the source is modulated by charging and discharging the holes in channel, which is created in the thin film at the interface with SiO<sub>2</sub>. By modulating the conductivity of its channel through the charging of nano-particles embedded into the organic semi-conducting channel, the NOMFET is behaving like a memristive device [1]. In pulse regime, it exhibits many behaviors of a dynamic synapse such as potentiation and depression [6, 7] and, also showing a cumulative effect.

In previous experiments [2,3], the gate and drain were connected together forming a dipole with voltage applied cross. For the new technological devices, the gate and drain are separated. A voltage is applied on the gate forming an electric field perpendicular to the channel. This allows having a better distribution of the NP charging effect when compared to the previous horizontal field across the channel. By applying a series of pulses on the gate, the gold nanoparticles are

charged holes to the interface between the pentacene and the  $SiO_2$ . And we measure the current between the drain and the source.

Two types of characterizations were conducted in the following: transistor characterization  $I_{DS} = f(V_{DS})$  and  $I_{DS} = f(V_{GS})$  when nanoparticles are fully charged and fully discharged, and temporal charge dynamic  $I_{DS} = f(t)$  for various initial charging state of the device.

For transistor characterization, we studied the influence of the gate voltage on the channel current after writing or erasing, we applied a -30V voltage during 30s on the gate electrode for writing and of 30 V during 30 s for erasing while the source and drain electrodes were grounded. The  $I_{DS}$  current was then measured as a function of gate voltage  $V_{GS}$ , which is swiped from  $0 \rightarrow -30$  V and  $0 \rightarrow 30$  V. The experimental measurement is shown in dots curves in Fig. 7. For the measurement  $I_{DS} = f(V_{DS})$ , we applied a -30 V voltage during 30 s on the gate for a write and 30 V voltage during 30 s for a erase, going measurement the current  $I_{DS}$  for a swiped voltage  $0 \rightarrow -30$  V on the drain while the gate is applied -30 V.

For the temporal charge dynamic, we measured the evolution of the device current as a function of time, by applying a voltage pulse on the gate with the drain-source voltage is  $V_{DS} = -15$  V for measuring the current of charge and discharge after each applied pulse and also -15 V on the gate.



Fig. 1. Schematic of the physical structure of the NOMFET transistor and our experimental setup [3].

In our experiment, the organic pentacene is a p-type semiconductor, when a negative voltage is applied on the gate the holes formed from drain to source are trapped by the gold nanoparticles, resulting in a charging current that flows from source to drain. When the gate voltage becomes null or positive, the holes are removed from the gold nanoparticles and the device is discharged.

### **III. EKV MODEL**

In MOSFET, with the aggressive downscaling of CMOS technologies, it is required a model which is enabled for the design and the optimization of new low-power and low-voltage analog and RF circuit where most transistor were operating in the weak and moderate inversion regime [8]. For an accurate implicit formulation of the current, the characteristics of MOSFETs is exploited by MOS modelling [9], and an analytical EKV MOS transistor model [10]. The EKV MOS transistor

MAI VAN HUY et al.

model introduced a powerful concept of inversion factor as the main transistor design parameter showing a capability to design and sizing new circuits.

### III.1. EKV based model

We use the compact EKV model [11], in which the current  $I_{DS}$  through the transistor represents the difference between two current components: the forward current component  $I_{for}$ , which depends on the source voltage  $V_S$  (Eq. (2)) and the reverse current component  $I_{rev}$ , which depends on the drain voltage  $V_D$  (Eq. (3)). This model allows a simple compact equation describing a behavior that changes smoothly from an exponential relationship towards a smooth saturation. The model uses several parameters: the off current  $I_{off}$ , the slope factor *n*, the threshold voltage  $V_{T0}$ , the linear/quadratic  $\theta$  and the overall scale  $I_S$  (Fig. 2).

The current  $I_{DS}$  between two terminals is expressed by the following equation:

$$I_{DS} = I_S \frac{I_{for} - I_{rev}}{1 + \theta V_p} + I_{off},\tag{1}$$

where:

$$I_{for} = \left[ \ln \left( 1 + e^{(v_p + v_s)/2V_t} \right) \right]^2,$$
(2)

$$I_{rev} = \left[ \ln \left( 1 + e^{(v_p + v_D)/2V_t} \right) \right]^2,$$
(3)

With the thermal voltage  $V_t = k_B T/e$  ( $k_B$  is the Boltzmann constant, T is the ambient temperature, e is the elementary charge).



Fig. 2. EKV model.

The pinch-off voltage  $V_P$  is defined as the channel voltage for which the inversion charge becomes zero under strong inversion assumption, and is calculated a linear function of the gate voltage  $V_G$  [12], the threshold voltage  $V_{T0}$ , and the slope factor n [5]. For NOMFET, the charge stored in the NP<sub>s</sub> induce a shift in the threshold voltage [13], which is estimated by the number of charge holes in gold NP<sub>s</sub> q and the oxide capacitance  $C_{ox}$ , hence the pinch-off voltage  $V_p$  is calculated by:

$$V_p = -\frac{1}{n} \left( V_G - V_{TO} + \frac{q}{C_{ox}} \right) \tag{4}$$

In a first time, the charge of nanoparticles is estimated with a simple first-order charge equation depending on the charge relaxation time constant  $\tau_C$ , the residual charge  $q_0$  at  $V_G = 0$ , and the capacitance of gold nanoparticle  $C_{NP}$ , given by:

$$q = (q - q_0 + C_{NP}V_{NP}) e^{-\frac{dt}{q_C}} + q_0 - C_{NP}V_{NP}$$
(5)

The charging voltage  $V_{NP}$  for the gold nanoparticle is estimated by the voltage difference between the gate and the voltage at the center of the channel as following



 $V_{NP} = V_G - \frac{V_S + V_D}{2}$ (6)

**Fig. 3.** The influence of  $I_{\text{off}}$  on the fitting: (*a*) without S; (b) with S.

In first simulation, we have characterized the NOMFET transistor by the current between drain and source in function of gate voltage after a write of -30 V and a read of +30 V as show the solid curves in Fig. 3 (a). These curves of model are not in agreement with the experimental results (dotted curves) in the positive voltage part. When  $V_{GS} < V_t$  the MOSFET is in the off-state, however, an undesirable leakage current can flow between the drain and the source called the subthreshold current. This is the main contributor to the MOSFET off-state current  $I_{off}$ . The

subthreshold current is proportional to  $\exp(q(V_{gs} - V_t)/\eta kT)$ . At room temperature, the function  $\exp(q.V_{gs}/kT)$  changes by 10 for every 60 mV change in  $V_{gs}$ . Using subthreshold swing  $S = \eta.60 \text{ mV} \frac{T}{300 \text{ K}}$  and  $I_{off}$  is measured at  $V_{gs} = 0$  and  $V_{ds} = V_{dd}$ , therefore the off current modulation can be modeled by  $10^{-\frac{V_t}{S}}$  [14].

The experimental data show that  $I_{off}$  is modulated by the threshold voltage and hence the NPs charge. It is caused by the influence of  $I_{off}$  for which the current is not the same after a negative voltage of write and read of transistor-memory. For this solution, we use the *S* parameter to permit separate the current in the saturated situation as shown in Fig 3 (b), there is a good agreement between two curves from the model and the measured data.

#### III.2. Refinement fitting of temporal dynamic of NOMFET

In the following, we focus on the dynamic, temporal, behavior of the EKV model. The first simulation of the EKV model showing the simple first-order charge equation for NPs did not fit very well with experimental curves as can be seen in Fig. 4. Two problems can be observed:

- 1. We see a shift between the model and experiments in the NP charging behavior,
- 2. The NP discharging behavior is not modeled at all,



Fig. 4. Charging characterization of NOMFET.

Our hypothesis is that the NOMFET actually includes a network of many gold nanoparticles in its channel with a variety of time constants while our very simple model only consider first order time constant. The solution which were proposed to refine our model is to introduce a second order time constant  $q_2$  in our model as described in equations (7)-(9):

$$q_1 = (q_1 - q_0 + C_{NP1}V_{NP})e^{-(dt/\tau_{C1})} + q_0 - C_{NP1}V_{NP},$$
(7)

$$q_2 = (q_2 - q_0 + C_{NP2}V_{NP})e^{-(dt/\tau_{C2})} + q_0 - C_{NP2}V_{NP}.$$
(8)

The charge final total is:

$$q = q_1 + q_2. \tag{9}$$

The introduction of this second time constant improves the modelling of the charge behavior but does not improve the one of the discharge. As shown in Fig. 4, when  $I_{DS}$  return 0 after  $V_{GS}$  has been set to zero of positive voltage (solid curve), it does not exhibit the characteristic discharge behavior shown in the experimental data (dots curve).

# **III.3**. Discharge modeling

Figure 5 shows a simplified equivalent circuit for the NOMFET. With a negative voltage applied on the gate, the gold nanoparticles are charged as capacitors. When the voltage on the gate is zero or positive, NPs are discharged through the drain. In order to model the discharge dynamic, it is necessary to modify the basic formulation of the EKV model by introducing a term of discharge  $\frac{dq}{dt}$  after the charge processing with two charge constants  $C_{q1}$ ,  $C_{q2}$  hence the current between the source and drain is calculated by

$$I_{DS} = I_S \frac{I_{for} - I_{rev}}{1 + \theta V_p} + I_{off} - C_{q1} \frac{dq1}{dt} - C_{q2} \frac{dq2}{dt}.$$
 (10)



Fig. 5. The gold nanoparticle is like a capacitor.



Fig. 6. Characterization of temporal function of NOMFET by EKV.

Finally, by using this refinement, we obtain a good fitting of temporal dynamic for NOM-FET device with experimental data as can be seen in Fig. 6.

# **IV. RESULTS AND DISCUSSION**

The iterative calculation of EKV model is programmed in Python language, which uses the least-square function and several useful libraries for fitting. The order of magnitude and the physical and/or mathematical constraints are specified for each variable. The initial values of the variables for the fitting are chosen in agreement with their order of magnitude, which can also be used to add additional boundaries to improve the convergence of the fitting.



**Fig. 7.** The current  $I_{DS}$  in function of  $V_G$ : a) after erasing at V = -50 V, b) after writing at V = +50 V.



**Fig. 8.** Current  $I_{DS}$  as a function of time for charge and discharge steps: a)  $V_G = -20$  V; b)  $V_G = -30$  V; c)  $V_G = -40$  V.

Here, by using the global fitting, the EKV model integrates both two characterizations of memory-transistor and temporal dynamic of NOMFET with a series of applied voltage in the same

time. The first results shown in Fig. 7 are obtained by measuring the current  $I_{DS}$  as a function of the voltage applied on the gate  $V_G$ . Two sets of measurements are plotted: a) after a voltage of -50 V has been applied for erasing and b) after writing at V = +50 V for a read on the gate during 30 s. We swept the gate voltage from -40 V to +40 V. We observe a behavior that confirms the p-type semiconductor of our device: the current is increases with negative voltages, and is constant for positive voltages, we see good agreement between our model and the measurements.

The second result shown on Fig. 8 is simulated by using the same parameter of charge. We succeeded to fit 3 dynamic curves of the current for the charge and the discharge with increased negative voltages applied at the gate -20 V, -30 V, -40 V. The result shows a good agreement of our model with the dynamic behavior of the NOMFET for both the charge and discharge behaviors.

| Symbol           | Quantity           | Transistor/temporal dynamic |  |
|------------------|--------------------|-----------------------------|--|
| tc <sub>1</sub>  | Time constant      | 8.97 s                      |  |
| tc <sub>2</sub>  | Time constant      | 0.54 s                      |  |
| cNp1             | Charge constant    | 3.37-11 F                   |  |
| cNp <sub>2</sub> | Charge constant    | 7.75-11 F                   |  |
| C <sub>OX</sub>  | Capacitor of oxide | 7.01-10 F/m                 |  |

 Table 1. Variable parameters of charge.

 Table 2.
 Variable parameters of EKV model.

| Symbol           | Quantity              | Transistor               | Temporal dynamic |
|------------------|-----------------------|--------------------------|------------------|
| is               | Time constant         | -5.24 <sup>-9</sup> A    | $-5.77^{-11}$ A  |
| vt <sub>0</sub>  | Time constant         | $-18 \cdot 86 \text{ V}$ | -2.03 V          |
| n                | Charge constant       | 94.39                    | 54.89            |
| theta            | Charge constant       | -3.72                    | -0.15            |
| i <sub>Off</sub> | Current in off- state | $-6.76^{-8}$ A           | $5.01^{-11}$ A   |
| S                | Subthreshold swing    | 6.29                     | 6.29             |

Finally, our fitting parameters can be divided in two parameter groups, the parameters for charge, in Table 1, which are kept for all characterization of NOMFET and the parameters of transistor EKV model, in Table 2, which are chosen for each characterization.

#### V. CONCLUSION

In this paper, we have developed the EKV model, a model which is based on fundamental physical considerations and relation between the current, charges and the voltage for the NOM-FET. The EKV model requires a small number of parameters, simplifies implementation, hierarchical structure for characterization of NOMFET in both memory-transistor and temporal dynamic for a nano-device. By using the same parameters of charge, the fitting function can be reproduced for many experimental results, the techniques can be useful to study other memristive nanodevices and can show a good exploitation for application.

We have developed the EKV model refinement based parameters to specific, values; this allows an approach in the design of new circuits for bio-inspired devices. Modelling the NOM-FET using a MOSFET model such as the EKV model provides a fair physical understanding of the device. The model is simple and compact enough to be used for the modelling of circuit architectures and most notably spiking neuromorphic circuit for which the modelling of dynamic properties is very important.

# ACKNOWLEDGMENT

The authors would like to thank the European Union within the project Synaptic Molecular Networks for Bio-inspired Information Processing (SYMONE) and the French National Research Agency within the project Synapse-like Transistor and circuit for neuro-inspired computing architecture (SYNAPTOR) for supporting in part.

### REFERENCES

- [1] F. Alibart, S. Pleutin, O. Bichler, C. Gamrat, T. Serrano-Gotarredona, B. Linares-Barranco and D. Vuillaume, *Advanced Functional Materials* **22** (2012) 609.
- [2] C. Novembre, D. Guerin, K. Lmimouni, C. Gamrat and D. Vuillaume, Appl. Phys. Lett. 92 (2008) 94.
- [3] F. Alibart, S. Pleutin, D. Guérin, C. Novembre, S. Lenfant, K. Lmimouni, C. Gamrat and D. Vuillaume, Advanced Functional Materials 20 (2010) 330.
- [4] O. Bichler, W. Zhao, F. Alibart, S. Pleutin, D. Vuillaume and C. Gamrat, *IEEE Transactions on Electron Devices* 57 (2010) 3115.
- [5] G. Vicente-Sánchez, J. Velarde-Ramírez, T. Serrano-Gotarredona and B. Linares-Barranco, Int. J. Analog. Int. Circ. 59 (2009) 325.
- [6] M. Tsodyks, K. Pawelzik and H. Markram, Neural Computation 10 (1998) 821.
- [7] L. F. Abbott, J. Varela, K. Sen and S. Nelson, Science 275 (1997) 221.
- [8] C. C. Enz, IEEE Solid-State Circuits Society Newsletter 13 (2008) 24.
- [9] H. Oguey and S. Cserveny, Summer Course on" Process and Device Modelling," ESAT Leuven-Heverlee, Belgium (1983).
- [10] C. C. Enz, F. Krummenacher and E. A. Vittoz, Analog integrated circuits and signal processing 8 (1995) 83.
- [11] T. Serrano-Gotarredona, B. Linares-Barranco, G. Agnus, V. Derycke, J. Bourgoin, F. Alibart, D. Vuillaume, J. Sohn, J. Bendall, M. Welland et al., *Fast and compact simulation models for a variety of fet nano devices by the cmos ekv equations*, Nanotechnology, 2009. IEEE-NANO 2009. 9th IEEE Conference on, IEEE, 2009, pp. 691–694.
- [12] C. Enz, M. Bucher, A. Porret, J. Sallese and F. Krummenacher, *The foundations of the ekv mos transistor charge-based model*, Technical Proceedings of the 2002 International Conference on Modeling and Simulation of Microsystems, 2002.
- [13] K.-C. Kwon, J.-S. Lee, C. G. Kim and J.-G. Park, Appl. Phys. Express 6 (2013) 067001.
- [14] C. Hu, Modern semiconductor devices for integrated circuits, vol. 1, Prentice Hall Upper Saddle River, NJ, 2010.