brought to you by



Farha Anjum\* et al. (IJITR) INTERNATIONAL JOURNAL OF INNOVATIVE TECHNOLOGY AND RESEARCH Volume No.5, Issue No.1, December – January 2017, 5440-5442.

# The Methods Of Improving The Speed Of CLA Adders In Domino Logic

Mrs. FARHA ANJUM

Assistant Professor in ECE Dept and Research Scholar, Nagole Institute of Technology and Science, Hyderabad, India.

Dr. ANIL KUMAR SHARMA Professor in ECE Dept SunRise University, Alwar, Rajasthan, India. Mr. MOHAMMAD ILIYAS

Assistant Professor in ECE Dept and Research Scholar, Nawab Shah Alam Khan College of Engineering and , Technology, Hyderabad, India.

**Dr. R. MURALI PRASAD** Professor in ECE Dept, Vardhaman College of Engineering, Hyderabad, India

*Abstract:* Adders are the critical parts of processor circuits. The performance of processors increases by improving the performance and functionality of adders. Carry look-ahead (CLA) adder's principle remains dominant in High-speed adder architectures, so the carry delay can be improved by calculating each stage in parallel. In this paper by using an 4-bit Manchester carry chain (MCC) adder block in multi output domino CMOS logic. The even and odd carries of this adder are computed in parallel by two independent 2-bit carry chains. Implementation of wider adders based on the use of 4-bit adder module improves the operating speed compared to adders based on the standard 4-bit MCC adder module. Proposed design technique can be used for the implementation of 4, 8, 16 and 32 bit adders in multi output domino logic by using mentor graphics.

Keywords: Carry Look Ahead; Manchester Carry Chain adder; CMOS; VLSI;

# I. INTRODUCTION

ADDITION is the most commonly used arithmetic operation and also the speed-limiting element to make faster VLSI processors. With the rapid growth of the portable electronics market in the last few years, the emphasis in VLSI design is shifting from high speed to low power. Portable applications like wireless communication and imaging systems (digital diaries, smart cards) demand high-speed computations, functionalities, complex and often real-time processing capabilities along with low power consumption. Traditional approaches to minimizing the power consumption of static complementary metal-oxide semiconductor (CMOS) logic networks have advocated straightforward reduction in the supply voltage. Since the dynamic power is proportional to the square of the supply voltage, this is the most effective technique for power reduction. The resulting increase in delay can be effectively compensated through increased data-path parallelism in special-purpose signal-processing applications and by careful transistor sizing [1], [2]. In some situations it has been recommended that the threshold voltage of the transistors be reduced to improve the circuit performance [3], [4]. However, the static power component of the power dissipation has an inverse exponential dependency on the threshold voltage. This implies that reducing the threshold voltage could cause a significant increase in the static power component. Methodologies for minimizing the sum total of static and dynamic energy consumption in general-purpose CMOS circuits have been proposed in [5-7]. Total power is minimized through careful selection of supply and threshold voltage values and device sizes such that the leakage and switching components of the dissipation are equal. The use of dual-threshold voltages for power reduction has been examined in [8] and [9]. In both the methods, all the transistors in the circuit are initially set to have a low threshold voltage. Subsequently, using the algorithms developed, the threshold voltage of some of the gates that do not lie on critical paths is increased. The leakage power can be reduced by up to 50% without affecting the performance of the circuit. In this paper we explore a mixed-swing topology wherein multiple supply voltages are used in a dual-rail domino logic gate that offers simultaneous power and delay reductions. Dynamic logic gates and circuits have been excellent choice in the design of highperformance modules such as multiple bit adders, subtractors, multipliers, comparators, multiplexers, registers, etc in modern VLSI microprocessors [1]. The advancement in fabrication technology along with the shrinking device size has allowed for placement of nearly two billion transistors on Intel's latest processor [2]. The digital logic gates and circuits designed using dynamic domino technique is considerably faster than the logic gates and circuits designed with standard static logic style. The aggressive technology scaling to improve the performance as well as the integration level makes the noise play a major role in design parameters like area, power and speed [3]. Therefore the digital integrated circuit noise has become one of the most important issues in the design of deep submicron VLSI chips [4] - [9]. The performance of the dynamic circuits can be significantly improved by precise design and properly sizing the transistors. Usually in all the digital circuits the transistor gate length remains uniform. So the size of the transistor in digital circuits depends on the width of the transistor. In this paper the multiple bit domino adders are implemented with L=0.016nm technology along with a supply voltage of 0.7V. The



#### Farha Anjum\* et al. (IJITR) INTERNATIONAL JOURNAL OF INNOVATIVE TECHNOLOGY AND RESEARCH Volume No.5, Issue No.1, December – January 2017, 5440-5442.

modern technologies move towards smaller, faster, and cheaper computing systems. This has been facilitated by exponential increase in device density and operating frequency through VLSI technology scaling. We require improved digital logic technique and style which is at the same time energy efficient, fast and noise robust. CMOS technology is the dominant logic style in today's IC design because of its high speed, low power and high packaging density. High-speed adders based on the CLA principle remain dominant, since the carry delay can be improved by calculating each stage in parallel. The Manchester carry chain (MCC) is the most common dynamic (domino) CLA adder architecture with a regular, fast, and simple structure adequate for implementation in VLSI. The recursive properties of the carries in MCC have enabled the development of multi-output domino gates, which have shown area-speed improvements with respect to single-output gates. a new 4-bit carry chain adder block in multi-output domino CMOS logic is proposed. The even and odd carries of this adder are computed in parallel by two independent 2bit carry chains. We propose the design of an 4-bit adder module which is composed of two independent carry chains. These chains have the same length (measured as the maximum number of seriesconnected transistors) as the 2-bit MCC adders. According to our simulation results, the use of the proposed 4-bit adder as the basic block, instead of the 2-bit MCC adder, can lead to high-speed adder implementations. To evaluate the speed performance of the proposed (PROP) design over the conventional (CONV) one, 4, 8, 16 and 32 bit adders have been designed according to the carry chain principle and simulate using mentor graphics in a standard 130-nm CMOS technology. The PROP design provides a performance improvement than the CONV design for the 4-bit adder. The MCC is an efficient and widely accepted design approach to construct CLA adders. In this brief, we have present new Manchester design style that is based on two independent carry chains. Each chain computes, in parallel with the other, half of the carries. In this way, the speed performance is significantly improved with respect to that of the standard MCC topology.

#### II. CONVENTIONAL DOMINO JUSTIFICATION 4-BIT MCC CIRCUIT:

The each pass on bit ci can be conveyed as,

 $ci=gi+zigi-1+zizi-1gi-2+\cdots+zizi-1$  $\cdot\cdot\cdot z1g0+zizi-1\cdot\cdot\cdot z0c-1.$ 

Here i addresses orchestrate. Conventional domino 4-bit MCC circuit and4-bit MCC picture circuit and wave shapes showed up in underneath figures as



Fig (i): Conventional domino 4-bit MCC



Fig (ii): 4-bit MCC image circuit



Fig (iii). 4-bit MCC waveform

# III. PRACTICAL RESULTS

Control utilization of 4-bit MCC in conventional: 7.9004 nw

# IV. CONCLUSION

A high speed and an efficient 4 bit Manchester Carry Chain implemented in domino CMOS logic is suitable for Carry Look-Ahead Adders in processor applications is discussed in this paper. This circuit is designed and simulated using MENTOR- GRAPHICS software. This design realizes better improvement in reducing the delay by introducing parallelism concept in carry chains. As a result, the 2 separate carry chains namely odd carry chain and even carry chain work in parallel thus increases speed of operation by reducing the delay considerably compared with 2 bit MCC. Hence this 4 bit carry chain is more efficient and can operate at low supply voltages with high speed, thus making this carry chain suitable for most of the high speed processor applications. This high speed the delay of 4 bit MCC gets reduced, number of



transistors gets increased in the high speed 4 bit Manchester Carry Chain. As a further work reducing the area of this chain and further reducing the delay by analyzing this design in submicron technology and implementing it in a variable bits like 8 bit, 16 bit and 32 bit Manchester Carry Chain in multi output domino CMOS logic can be considered.

# V. FUTURE SCOPE

We design our logic circuit by using transmission gate logic will minimize number of transistors, Minimize all internal capacitances, by minimizing the active area of the transistors, and thus minimizing power

# VI. REFERENCES

- [1]. Chen H.P and Yan Pei Wu. IEEE Trans.circuits I, 'A 3.4V high speed BiCMOS dynamic CLA circuit with carry skip using full swing technique', Vol. 41, No. 11, pp. 485-489, (1994).
- [2]. Costas Efstathiou., IEEE Trans. Circuits sys II,Zaher Owda., and Yiorgos Tsiatouhas., IEEE Trans. Circuits sys II, 'New high speed multioutput carry lookahead adders', in Vol. 55, No. 5, pp. 548-553,(2003).
- [3]. Ghassem Jaberipur and Amir Kaivani., IEEE Trans on computers, 'Improving the speed of parallel decimal multiplication', (2009), Vol. 58, No. 11, pp. 673–682.
- [4]. Giorgos Dimitrakopoulos and Dimitris Nikolos., IEEE Trans. On computers, 'High speed parallel prefix VLSI ling adders', Vol. 54, No. 2, pp. 3- 12.
- [5]. Lou J.H., and Kuo J.B., IEEE Trans. Circuits syst. I Trans. Briefs, 'A 1.5V bootstrapped pass transistor based Manchester Carry Chain circuit suitable for implementing Low voltage Carry look-Ahead Adders', Vol.45, No 11, (1998).
- [6]. Massimo Alioto., IEEE Trans. Circuits Syst. I, 'Understanding DC behavior of subthreshold CMOS logic through closed form analysis', Vol. 57, No. 7, pp. 206-214, (2010).
- [7]. A Brief Author Biography K. Nithya A PG Scholar pursuing her ME VLSI (PT) at Anna University regional Center, Coimbatore. Having interest in low power VLSI design and carry multiplier and adders. Good expert in Mentor Graphics, Microwind and Xilinx tools.
- [8]. R. VIJAYABHASKER Working as a assistant professor at Anna University regional Center, Coimbatore. Having

published in many conference and journals. Specialized in VLSI, Applied Electronics and Communication. Good expert in mostly all designing and simulation tools for VLSI, Embedded and Communication.

[9]. Salendra. Govindarajulu, Dr Т Jayachandra Prasad, C. Sreelakshmi, Chandrakala, U. Thirumalesh, "Energy Efficient, Noise-Tolerant CMOS Domino VLSI Circuits in VDSM Technology", (IJACSA) International Journal of Computer Science Advanced and Applications, Volume 2, No. 4, 2011.

# **AUTHOR's PROFILE**



Mrs. Farha Anjum received M.Tech in VLSI SD from JNTUH and having more than 8 years of experience in both teaching and industry, currently pursuing Ph.D. at

SRU and working as an Asst. Professor at Nagole Institute of Technology and Science, Hyderabad, India.



**Mohammad Iliyas** received M.Tech. in VLSI SD from JNTUH, and having more than 09 years of experience in both teaching and industry, currently pursuing

Ph.D. at SRU and working as an Asst. Professor at NSAKCET, Hyderabad, India.



**Dr. Anil Kumar Sharma** received his Ph.D in 2011 and having more than 30 years of experience in teaching and industry. Currently he is working as Professor in ECE

department at SRU, Alwar, Rajasthan.



Dr.R.MuraliPrasadreceivedhisPhDfromJNTUA, and having more than22yearsofteachingexperience.CurrentlyheisworkingasProfessorat

Vardhaman College of Engineering, Hyderabad, India