publisher prior to publication. The final version is available at http://dx.doi.org/10.1109/NEMO.2018.8503099

# High-Speed Links Receiver Optimization in Post-Silicon Validation Exploiting Broyden-based Input Space Mapping

Francisco E. Rangel-Patiño<sup>1,2</sup>, José E. Rayas-Sánchez<sup>2</sup>, Andrés Viveros-Wacher<sup>1,2</sup>, Edgar A. Vega-Ochoa<sup>1</sup> and Nagib Hakim<sup>3</sup>

<sup>1</sup>Intel Corp., Zapopan, Jalisco, 45019 Mexico

<sup>2</sup>Department of Electronics, Systems, and Informatics, ITESO – The Jesuit University of Guadalajara Tlaquepaque, Jalisco, 45604 Mexico

<sup>3</sup>Intel Corp., Santa Clara, CA, 95052 USA

https://desi.iteso.mx/erayas/ e-mail: erayas@iteso.mx

Abstract — One of the major challenges in high-speed input/output (HSIO) links electrical validation is the physical layer (PHY) tuning process. Equalization techniques are employed to cancel any undesired effect. Typical industrial practices require massive lab measurements, making the equalization process very time consuming. In this paper, we exploit the Broyden-based input space mapping (SM) algorithm to efficiently optimize the PHY tuning receiver (Rx) equalizer settings for a SATA Gen 3 channel topology. We use a goodenough surrogate model as the coarse model, and an industrial post-silicon validation physical platform as the fine model. A map between the coarse and the fine model Rx equalizer settings is implicitly built, yielding an accelerated SM-based optimization of the PHY tuning process.

*Index Terms* — aggressive space mapping, Broyden, DoE, eye diagram, equalization, HSIO, metamodels, SATA, SM, surrogate-based optimization.

# I. INTRODUCTION

Adaptive tuning circuits have been broadly adopted to confront the silicon process variation, and to cancel undesired effects such as jitter, attenuation, crosstalk, and inter-symbol interference. These tunable elements provide a way to reconfigure high-speed input/output (HSIO) links in postsilicon computer servers [1], as illustrated in Fig. 1. Typical industrial practices for physical (PHY) layer tuning involve exhaustive testing of these tunable parameters, requiring massive lab measurements, making it one of the most timeconsuming processes in post-silicon validation [1]-[3].

Several methods have been proposed to address this challenge. A statistical framework, referred to as Bayesian model fusion (BMF), is proposed in [4]-[6]. This methodology is based on the assumption that pre-silicon models are already available. However, that BMF approach is not feasible in a post-silicon environment where not enough pre-silicon data is available. In order to overcome this limitation, other methods [1], [7], [8] have been proposed by using surrogate models developed from a set of learning base points generated from design of experiments (DoE) [9]. These metamodels treat the system as a black box, aiming to approximate the input-output



Fig. 1. HSIO link reconfiguration in post-silicon server validation to cancel out the effects of system channels' variability. From [12].

relationship for the system under study [10]. Once a veryaccurate surrogate model is developed, direct optimization can be applied to find the optimal PHY tuning parameters.

While an accurate surrogate model is desirable for direct surrogate-based optimization (SBO), it can be computationally expensive to develop. By combining an adequate modeling technique with a suitable DoE approach, a coarse surrogate model can be efficiently developed with a very reduced set of data, as in [11], [12]. Once this coarse model is available, space mapping (SM) techniques can be exploited.

In the present work, the Broyden-based input space mapping algorithm, better known as aggressive SM (ASM) [13], [14], is used for the first time in HSIO PHY tuning optimization. Our SM approach takes advantage of a coarse surrogate model developed following [11]. In our case, the fine model is a measurement-based post-silicon validation industrial platform. Our approach is illustrated by optimizing the PHY tuning receiver (Rx) equalizer settings for a SATA Gen 3 channel topology, accelerating tuning from several days to a few hours.

## II. BROYDEN-BASED INPUT SPACE MAPPING

SM optimization methods belong to the general class of surrogate-based optimization algorithms [15]. They are specialized on the efficient optimization of computationally expensive models. The most widely used SM approach to efficient design optimization is the ASM or Broyden-based input space mapping algorithm [14]. ASM efficiently finds an



Fig. 2. Test setup: an Intel server post-silicon validation platform.

approximation of the optimal design of a computationally expensive model (fine model) by exploiting a fast but inaccurate surrogate representation (coarse model) [14]. ASM aims at finding a solution that makes the fine-model response close enough to the desired response.

### A. Fine Model

Our fine model is an Intel server post-silicon validation platform in an industrial environment, as shown in Fig. 2. The platform is comprised mainly of a CPU and a platform controller hub (PCH) [1]. The PCH is a family of Intel microchips that controls data paths and support functions used in conjunction with the Intel CPU through direct media interface (DMI) [1]. Within the PCH, our methodology is applied to a HSIO link SATA Gen3 [16]. The SATA channel topology is comprised of the Tx driver, the Tx base board transmission lines, several via transitions, an I/O card connector, and 1 m SATA cable used to connect the base board to the device I/O card, as illustrated in Fig. 3. The measurement system is based on an Intel process called system margin validation (SMV) [1], [17], which is a methodology to assess how much margin is in the design relative to silicon characteristics and processes that vary over time, including voltage, and temperature. The fundamental process behind the SMV consists of systematically adjusting the corner conditions under which the validation platform operates, then measure the Rx functional eye opening by using on-die design for test (DFT) features until the eye opening has been shrunk to a point where the Rx detects errors or the system fails [8].

Let  $\mathbf{R}_{f} \in \mathbb{R}^{m}$  represent the actual (measured) electrical margining system response, denoted as a fine model response, which consists of the eye width  $e_{w} \in \mathbb{R}$  and eye height  $e_{h} \in \mathbb{R}$  of the measured eye diagram,

$$\boldsymbol{R}_{\rm f}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) = \begin{bmatrix} \boldsymbol{e}_{\rm w}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) & \boldsymbol{e}_{\rm h}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) \end{bmatrix}^{\rm I}$$
(1)

This electrical margining system response depends on the PHY tuning settings x (EQ coefficients), the operating conditions  $\psi$  (voltage and temperature), and the devices  $\delta$ 



Fig. 3. SATA3 Rx channel topology. From [8].

(silicon skew and external devices). We use five input variables that represent the SATA Rx PHY tuning coefficients, which are settings used in three main Rx circuitry blocks (CTLE, VGA, and CDR).  $e_w \in \Re$  and  $e_h \in \Re$  are obtained from measured parameters,

$$e_{\rm w}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) = e_{\rm wr}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) + e_{\rm wl}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta})$$
(2)

$$e_{\rm h}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) = e_{\rm hh}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) + e_{\rm hl}(\boldsymbol{x},\boldsymbol{\psi},\boldsymbol{\delta}) \tag{3}$$

where  $e_{wr} \in \Re$  and  $e_{wl} \in \Re$  are the eye width-right and eye width-left measured parameters, respectively, and  $e_{hh} \in \Re$  and  $e_{hl} \in \Re$  are the eye height-high and eye height-low parameters, respectively.

#### B. Coarse Model

Surrogate models can be constructed using data from highreliability models or from measurements, and provide fast approximations of the original system or component at new design points [18]. In [11], we analyze several surrogate models trained with different DOE techniques to find a good coarse model able to approximate a USB3.1 Gen1 HSIO link with a very reduced amount of measurements, selecting the best combination of surrogate modeling technique and DOE in terms of accuracy and development time. Here, we follow [11] to develop a coarse surrogate model for a HSIO link SATA Gen3. By using the PHY tuning setting coefficients as inputs xand the corresponding eye height and width as outputs  $R_c$ , we select a Kriging surrogate modeling technique [7] with a Sobol [11] DoE approach with only 50 samples.

#### C. Objective Function

We want to find the optimal set of PHY tuning settings x that maximize the functional eye diagram area. Therefore, our objective function is given by

$$u(\mathbf{x}) = -[e_{w}(\mathbf{x}, \boldsymbol{\psi}, \boldsymbol{\delta})][e_{h}(\mathbf{x}, \boldsymbol{\psi}, \boldsymbol{\delta})]$$
(4)

During optimization, both  $\psi$  and  $\delta$  are kept fixed.

#### **III. ASM OPTIMIZATION RESULTS**

After applying the Broyden-based input space mapping algorithm [14], we arrive to a space-mapped solution,  $x^{SM}$ , in just 6 iterations (or fine model evaluations), as shown in Fig. 4. The set of Rx EQ coefficients contained in  $x^{SM}$  makes the measured SATA Rx inner eye height and width of the PCH as open as that one predicted by the optimized coarse surrogate model. The SM solution  $(x^{SM})$  found makes an improvement of 85% on the fine model eye diagram area as compared to that one with the initial settings  $(x_c^{(0)})$ , and a 33% improvement as compared to that one with the optimal coarse model solution  $(x_c^*)$ , as shown in Fig. 5.



Fig. 4. Normalized coefficients and objective function values across SM optimization iterations.



Fig. 5. Comparison between the system fine model responses at the initial Rx EQ coefficients,  $x_c^{(0)}$ , at the optimal coarse model solution,  $x_c^*$ , and at the space-mapped solution found,  $x^{SM}$ .

The efficiency of this approach is also demonstrated by a very significant time reduction in post-Si validation and PHY tuning Rx equalization. While the traditional industrial process requires days for a complete empirical optimization, the method proposed here can be completed in a few hours. The technique can easily be applied to other interfaces like USB and PCI express.

#### IV. CONCLUSION

In this paper, we demonstrated how the Broyden-based input SM algorithm, better known as aggressive space mapping, can efficiently optimize the PHY tuning Rx equalizer settings by using a low-cost low-precision surrogate model, and a measurement-based post-silicon validation platform as the fine model. Our experimental results, based on a real industrial validation platform, demonstrated the efficiency of our method to deliver an optimal eye diagram, showing a substantial performance improvement and accelerating the typical required time for PHY tuning.

#### REFERENCES

- [1] F. Rangel-Patino, A. Viveros-Wacher, J. E. Rayas-Sanchez, E. A. Vega-Ochoa, I. Duron-Rosales, and N. Hakim, "A holistic methodology for system margining and jitter tolerance optimization in post-silicon validation," in *IEEE MTT-S Latin America Microw. Conf. (LAMC)*, Puerto Vallarta, Mexico, Dec. 2016, pp. 1-3.
- [2] X. Wang and Q. Hu, "Analysis and optimization of combined equalizer for high speed serial link," in *Proc. IEEE Int. Conf. Anti-counterfeiting*, *Security, and Identific. (ASID)*, Xiamen, China, Sept. 2015, pp. 43-46.
- [3] Y. S. Cheng and R. B. Wu, "Direct eye diagram optimization for arbitrary transmission lines using FIR filter," *IEEE Trans. Components, Packaging Manufact. Techn.*, vol. 1, no. 8, pp. 1250-1258, Aug. 2011.
- [4] J. Plouchart, F. Wang, X. Li, et al., "Adaptive circuit design methodology and test applied to millimeter-wave circuits," *IEEE Design & Test*, vol. 31, no. 6, pp. 8-18, July 2014.
- [5] X. Li, F. Wang, S. Su, et al. "Bayesian model fusion: a statistical framework for efficient pre-silicon validation and post-silicon tuning of complex analog and mixed-signal circuits," in *IEEE/ACM Int. Conf. Computer-Aided Design (ICCAD)*, San Jose, CA, Dec. 2013.
- [6] F. Wang, P. Cachecho, W. Zhang, S. Sun, X. Li, R. Kanj, and C. Gu, "Bayesian model fusion: large-scale performance modeling of analog and mixed-signal circuits by reusing early-stage data," *IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.*, vol. 35, no. 8, pp. 1255-1268, Aug. 2016.
- [7] F. E. Rangel-Patiño, A. Viveros-Wacher, J. E. Rayas-Sánchez, I. Durón-Rosales, E. A. Vega-Ochoa, N. Hakim and E. López-Miralrio, "A holistic formulation for system margining and jitter tolerance optimization in industrial post-silicon validation," *IEEE Trans. Emerging Topics Computing*, vol. 6, no. \*\*, pp. \*\*-\*\*, \*\* 2018. (published online: 29 Sep. 2017; DOI: 10.1109/TETC.2017.2757937)
- [8] F. E. Rangel-Patiño, J. L. Chávez-Hurtado, A. Viveros-Wacher, J. E. Rayas-Sánchez, and N. Hakim, "System margining surrogate-based optimization in post-silicon validation," *IEEE Trans. Microwave Theory Techn.*, vol. 65, no. 9, pp. 3109-3115, Sep. 2017.
- [9] S. Koziel and X. S. Yang, Computational Optimization, Methods and Algorithms. vol. 356. Berlin, BE: Springer, 2011.
- [10]M. C. Fu, Handbook of Simulation Optimization. vol. 216. New York, NY: Springer, 2014.
- [11]F. Rangel-Patino, J. L. Chávez-Hurtado, A. Viveros-Wacher, J. E. Rayas-Sánchez, and N. Hakim, "Eye diagram system margining surrogate-based optimization in a server silicon validation platform," in *European Microw. Conf. (EuMC-2017)*, Nuremberg, Germany, Oct. 2017, pp. 540-543.
- [12]F. E. Rangel-Patiño, J. E. Rayas-Sánchez, A. Viveros-Wacher, J. L. Chávez-Hurtado, E. A. Vega-Ochoa, and N. Hakim, "Post-silicon receiver equalization metamodeling by artificial neural networks," *IEEE Trans. Computer-Aided Design of Integrated Circuits and Systems*, vol. \*, no. \*\*, pp. \*\*-\*\*, \*\*\* 2018. (work submitted; under second review)
- [13] J. W. Bandler, R. M. Biernacki, S. H. Chen, R. H. Hemmers, and K. Madsen, "Electromagnetic optimization exploiting aggressive space mapping," *IEEE Trans. Microw. Theory Techn.*, vol. 41, no. 12, pp. 2874-2882, Dec. 1995.
- [14]J. E. Rayas-Sánchez, "Power in simplicity with ASM: tracing the aggressive space mapping algorithm over two decades of development and engineering applications," *IEEE Microw. Magazine*, vol. 17, no. 4, pp. 64-76, Apr. 2016.
- [15]A. J. Booker, J. E. Dennis Jr., P. D. Frank, D. B. Serafini, V. Torczon, and M. W. Trosset, "A rigorous framework for optimization of expensive functions by surrogates," *Struct. Optim.*, vol. 17, pp. 1–13, Feb. 1999
- [16]SATA Org. (2016), Serial Advanced Technology Attachment 3.2 Specification [Online]. Available: http://www.sata-io.org/
- [17]A. Viveros-Wacher et al, "SMV methodology enhancements for high speed IO links of SoCs", in *IEEE VLSI Test Symp. (VTS)*, Napa, CA, Apr. 2014, pp. 1-5.
- [18] N. V. Queipo, R. T. Haftka, W. Shyy, T. Goel, R. Vaidyanathna, and P. K. Tucker, "Surrogate-based analysis and optimization," *Prog. in Aerosp. Sci*, vol. 41, no. 1, pp. 1-28, Jan. 2005.