

# Atmospheric radiation and COTS at ground level

Jean-Luc Autran, Daniela Munteanu

### ▶ To cite this version:

Jean-Luc Autran, Daniela Munteanu. Atmospheric radiation and COTS at ground level. ESREF Conference, Oct 2015, Toulouse, France. hal-02101398

## HAL Id: hal-02101398

https://hal-amu.archives-ouvertes.fr/hal-02101398

Submitted on 16 Apr 2019

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

## Atmospheric radiation and COTS at ground level

J.L. Autran, D. Munteanu

Aix-Marseille Univ, CNRS, Univ Toulon, IM2NP (UMR 7334), Marseille, France

#### **Abstract**

This tutorial will survey single event effects (SEE) induced by terrestrial cosmic rays on current commercial CMOS technologies. After describing the natural radiation environment at ground and atmospheric levels, the tutorial will describe the physics of SEEs, from the main mechanisms of interaction between atmospheric radiation (neutrons, protons, muons) and circuit materials to the electrical response of transistors, cells and complete circuits. SEE characterization using accelerated and real-time tests will be examined, as well as modeling and numerical simulation issues. Special emphasis will finally concern the radiation response of advanced technologies, including deca-nanometer bulk, FD-SOI and FinFET families.

Microelectronics industry has experienced tremendous progress in the last forty years, especially with regard to the evolution of the products (i.e. integrated circuits) performances, and at the same time, concerning the drastic reduction of manufacturing costs per elementary integrated function. So far, this considerable growth of the semiconductor industry has been due to its technological capability to constantly miniaturize the elementary components of circuits, namely the MOSFET (metal-oxidesemiconductor field effect transistor), the basic building block of VLSI (very large scale integration) integrated circuits. However, the conventional bulk MOSFET scaling encountered this last decade serious physical and technological limitations, mainly related to the gate oxide (SiO<sub>2</sub>) leakage currents [1], the large increase of parasitic short channel effects and the dramatic mobility reduction [2] due to highly doped silicon substrates necessarily used to reduce these short channel effects. Technological solutions have been proposed in order to continue MOSFET miniaturization, such as: (i) the introduction of highpermittivity gate dielectric stacks [3], midgap metal gate and strained silicon channels [4]; (ii) the replacement of the conventional bulk MOSFET architecture by alternative solutions including the use of new materials (e.g. SOI materials) or new devices architectures (e.g. Multiple-Gate devices [5], silicon nanowire MOSFETs) allowing better electrostatic control, and, as a result, intrinsic channels with higher mobilities and currents.

As MOSFET scales have reduced, the sensitivity of the integrated circuits to radiation coming from the natural space or present in the terrestrial environment has been found to seriously evolve [6-8]. Nowadays, for ultra-scaled devices, natural radiation is inducing one of the highest failure rates of all reliability concerns for devices and circuits in the area of nanoelectronics [7]. In particular, ultra-scaled memory integrated circuits have been found to be more sensitive to single-event-upset (SEU) and digital devices more affected by digital single-event transient (DSETs). This sensitivity is a direct consequence of the reduction of device dimensions and spacing within memory cells combined with the reduction of supply voltage and node capacitance, resulting in a decrease of both the critical charge (i.e. the minimum amount of charge required to induce the flipping of the logic state) and the sensitive area (i.e. the minimum collection area inside which a given particle can deposit enough charge to induce a change in the cell) [7], [9].

This tutorial is structured in four main parts. In part 2, we will briefly describe the natural radiation environment at ground and atmospheric levels. The physics of SEEs will be summarized in part 3, from the main mechanisms of interaction between atmospheric radiation (neutrons, protons, muons) and circuit materials to the electrical response of transistors, cells and complete circuits. Part 4 will explain SEE characterization using accelerated and real-time tests, as well as modeling and numerical simulation issues. Finally, part 5 will present and discuss the radiation response of advanced commercial technologies, including deca-nanometer bulk, FD-SOI and FinFET families.

### **References:**

- [1]. E.P. Gusev, V. Narayanan, and M.M. Frank, "Advanced high-k dielectric stacks with polySi and metal gates: Recent progress and current challenges", IBM Journal of Research and Development, vol. 50, no. 4/5, pp. 387–410, 2006.
- [2]. M.V. Fischetti and S.E. Laux, "Long-Range Coulomb Interactions in Small Si Devices. Part I: Performance and Reliability", Journal of Applied Physics, vol. 89, no. 2, pp. 1205–1231, 2001.
- [3]. M. Houssa, Fundamental and Technological Aspects of High-k Gate Dielectrics, Institute of Physics, London.
- [4]. K. Rim, J.L. Hoyt, and J.F. Gibbons, "Transconductance Enhancement in Deep Submicron Strained-Si n-MOSFETs", Proceedings of IEDM Technical Digest, pp. 707-710, Dec. 1998.
- [5]. J.T. Park and J.P. Colinge, "Multiple-gate SOI MOSFETs: device design guidelines", IEEE Trans. Electron Devices, vol. 49, no. 12, pp. 2222-2229, Dec. 2002.
- [6]. P.E. Dodd and L.W. Massengill, "Basic mechanisms and modeling of single-event upset in digital microelectronics", IEEE Trans. Nucl. Sci., vol. 50, no. 3, pp. 583–602, Jun. 2003.
- [7]. R.C. Baumann, "Radiation-Induced Soft Errors in Advanced Semiconductor Technologies", IEEE Trans. Device Mater. Reliab., vol. 5, no. 3, pp. 305-316, Sept. 2005.
- [8]. J.L. Autran and D. Munteanu, "Soft Errors: from particles to circuits", Taylor & Francis/CRC Press, 439 p., 2015.
- [9]. S. Mitra, P. Sanda, and N. Seifert, "Soft Errors: Technology Trends, System Effects and Protection Techniques", IEEE International On-Line Testing Symposium (IOLTS), 2007.