

ERRATUM Open Access

# Erratum to: An optimizing pipeline stall reduction algorithm for power and performance on multicore CPUs

Vijayalakshmi Saravanan<sup>1\*</sup>, Alagan Anpalagan<sup>1</sup>, Kothari Dwarkadas Pralhaddas<sup>2</sup> and Isaac Woungang<sup>1</sup>

### **Erratum**

In the original published version of this article [1], the third co-author's name Kothari Dwarkadas Pralhaddas appears twice, and the name of the second co-author Alagan Anpalagan is missing. The correct author list is as follows:

Vijayalakshmi Saravanan, Alagan Anpalagan, Kothari Dwarkadas Pralhaddas and Isaac Woungang

The publisher apologies for this error introduced during publication of this article.

#### **Author details**

 $^{\rm 1}\text{WINCORE}$  Lab, Ryerson University, Toronto, Canada.  $^{\rm 2}\text{I.I.T.}$  Delhi, India.

Received: 25 February 2015 Accepted: 4 March 2015 Published online: 07 April 2015

#### Reference

 Saravanan V, Pralhaddas KD, Kothari DP, Woungang I (2015) An optimizing pipeline stall reduction algorithm for power and performance on multi-core CPUs. Human-Centric Comput Inf Sci 5:2

## Submit your manuscript to a SpringerOpen journal and benefit from:

- ► Convenient online submission
- ► Rigorous peer review
- ► Immediate publication on acceptance
- ► Open access: articles freely available online
- ► High visibility within the field
- ► Retaining the copyright to your article

Submit your next manuscript at ▶ springeropen.com



<sup>\*</sup> Correspondence: vsaravan@rnet. ryerson.ca

<sup>&</sup>lt;sup>1</sup>WINCORE Lab, Ryerson University, Toronto, Canada