Active and Passive Elec. Comp., 1998, Vol. 21, pp. 57-60 © 1998 OPA (Overseas Publishers Association) N. V. Reprints available directly from the publisher Photocopying permitted by license only

Published by license under the Gordon and Breach Science Publishers imprint. Printed in India.

# SOME CONSIDERATIONS ON TUNNELING LOSSES IN FIELD-EFFECT DEVICES FOR LOW-VOLTAGE MICROCONTROLLERS

## M. A. GRADO-CAFFARO\* and M. GRADO-CAFFARO

Scientific Consultants, C/Zulio Palacios, 11, 9<sup>°</sup> B 28029-MADRID (SPAIN)

(Received 8 November 1997; In final form 23 January 1998)

The loss power density associated with the tunneling current in a typical MOS cell with a floating gate is evaluated for high electric-field strengths in the oxide layer. Furthermore, problems related to oxide thickness are discussed.

Keywords: Loss power density; tunneling current; MOS cell; oxide thickness

# **1. INTRODUCTION**

The tunneling current in MOS cells for low-voltage microcontrollers based upon EEPROM plays a crucial role in understanding the physical electronics of those field-effect devices. The above current is very sensitive to the thickness of the oxide layer in a given MOS cell because the electric field in this layer depends on the above thickness and the current depends strongly on the electric-field strength [1-4].

On the other hand, it is important to recall that Al-SiO<sub>2</sub>-Si devices with floating gate will be considered. In effect, these devices are the crucial elements in low-voltage microcontrollers based on EEPROM. These devices have two gates: the control gate and the floating gate [1-4]. When the drain voltage is reduced from 5V to 3V, the corresponding charge pump output voltage also decreases [2, 3]; consequently, the control gate voltage becomes smaller. This fact



<sup>\*</sup>Corresponding author.

implies a decreasing of the voltage drop across the tunnel oxide [2, 3]. The diminished tunneling of carriers onto the floating gate originates a slow erase operation giving rise to EEPROM fallout [2, 3].

In the following, we will consider *n*-channel devices and we will study the loss power density associated with the tunneling current for relatively high electric-field strengths in the oxide layer. At this point, we can claim that the oxide thickness plays a significant role; in fact, some problems related to this parameter will be discussed very briefly.

#### 2. THEORETICAL FORMULATION

58

The magnitude of the tunneling current density in question obeys the following relationship [1-5]:

$$J = \frac{e^{3}E^{2}m_{0}E_{g}^{-3/2}}{16\pi^{2}\hbar m_{h}^{*}} \exp\left[-\frac{4(2m_{h}^{*}E_{g}^{3})^{1/2}}{3e\hbar E}\right]$$
(1)

where e is the electron charge, E is the magnitude of the electric-field strength in the oxide layer of the *n*-channel MOS considered,  $m_0$  is the electron rest-mass,  $m_n^*$  is the tunneling electron effective mass,  $\hbar$  is the reduced Planck constant and  $E_g$  is the barrier height of Si and SiO<sub>2</sub> at cathode side.

If E is sufficiently high, the exponential in Eq. (1) approaches unity and we can conserve the preexponential term so that we can write:

$$J \approx e^{3} E^{2} E_{g}^{-3/2} / (16\pi^{2}\hbar)$$
 (2)

since  $m_n^* \approx 1.1 m_0$  (silicon).

On the other hand, the associated power density  $(W/m^3)$  is given by P = JE so that by virtue of Eq. (2) we have:

$$P \approx \frac{e^{3} E^{3} E_{g}^{-3/2}}{16\pi^{2} \hbar}$$
(3)

Since  $E = V_{ox}/t_{ox}$  (where  $V_{ox}$  is the voltage drop across the tunnel oxide and  $t_{ox}$  is the oxide thickness), formula (3) is a good approximation because, in practice,  $t_{ox}$  must be small (typically

 $t_{\rm ox} \approx 100$  Å; see, for example, Ref. [6]) so that E becomes high. Then, from Eq. (3) it follows:

$$P \approx \frac{e^3 V_{\text{ox}}^3 E_g^{-3/2}}{16\pi^2 \hbar t_{\text{ox}}^3}$$
(4)

that is to say, if  $t_{ox}$  is sufficiently small, tunneling losses per unit volume are inversely proportional to  $t_{ox}^3$ .

On the other hand, by taking into account that  $V_{ox}$  decreases when the drain voltage is reduced from 5V to 3V (see the introduction of this paper), then E is not too high and, as a consequence, formula (3) is not applicable. Certainly, decreasing of  $V_{ox}$  and a relatively small value of  $t_{ox}$  produce a moderate value of E; for a discussion on values of  $t_{ox}$ , see Refs. [2, 6]. At any rate, optimization of the tunnel oxide thickness constitutes a crucial problem. Variation in critical dimension on this thickness influences the so-called erase coupling ratio and program coupling ratio which determine the voltage induced onto the floating gate from the control gate and the drain, respectively [2]; these ratios are used to evaluate EEPROM cells [2]. In particular, the erase coupling ratio, that is, the fraction of the control gate voltage induced onto the floating gate is [2]:

$$R_e = C_{\rm fc}/C \tag{5}$$

since [2]:

$$\frac{C_{\rm fc}}{C} = \frac{V_{\rm fg}}{V_{\rm cg}} \tag{6}$$

where C is the total capacitance on the floating gate which is given by:

$$C = C_{\rm s} + C_{\rm fc} + C_{\rm fs} + C_{\rm d} \tag{7}$$

where  $C_{\rm s}$  is the capacitance of the floating gate to the source,  $C_{\rm fc}$  is the capacitance of the floating gate to the control gate,  $C_{\rm fs}$  is the capacitance of the floating gate to the substrate, and  $C_{\rm d}$  is the capacitance of the floating gate to the drain. On the other hand,  $V_{\rm fg}$  is the floating gate voltage and  $V_{\rm cg}$  is the control gate voltage which is induced onto the floating gate during the erase operation. With respect to the program coupling ratio,  $R_P$ , we have [2]:

$$R_P = C_d / C \tag{8}$$

Also we have [2]:

$$\frac{V_{\rm fg}}{V_{\rm d}} = \frac{C_{\rm d}}{C} \tag{9}$$

where  $V_d$  is the drain voltage. From formulae (8) and (9) it follows:

$$R_P = \frac{V_{\rm fg}}{V_{\rm d}} \tag{10}$$

Finally, by virtue of Eq. (4) and by the fact that both  $C_d$  and  $C_{fc}$  are inversely proportional to  $t_{ox}$ , it follows that P is approximately proportional, on the one hand, to  $C_d^3$  and, on the other hand, to  $C_{fc}^3$ when  $t_{ox}$  is sufficiently small.

## 3. CONCLUDING REMARKS

Formula (4) in conjunction with the considerations associated with the capacitances involved in the above exposition, may be considered as the nucleus of the paper. On the other hand, we wish to remark that our formulation can be used to understand the problems related to the electrical parameters of the 5V and 3V microcontrollers with EEPROM of Motorola; these problems have been reported in Ref. [2] and their relation to the tunnel oxide thickness constitutes a crucial question.

## References

- [1] Chen, I., Holland, S. and Hu, C. (1985). IEEE Trans. Electron Dev., ED-32, 413.
- [2] Ku, J. W. and Chao, S. C., Semiconductor Int., May 1997, 105-110.
  [3] Grado-Caffaro, M. A. and Grado-Caffaro, M., Act. Pass. Electronic Comp. (in press).
- [4] Grado-Caffaro, M. A. and Grado-Caffaro, M., Solid-St. Electronics (submitted).
- [5] Sze, S. M., Physics of semiconductors devices (Wiley, 1969).
- [6] Ajika, N., Ohi, M., Arima, H., Matsukawa, T. and Tsubouchi, N., IEDM Tech. Dig., 115 (1990).

60





Rotating Machinery



Journal of Sensors



International Journal of Distributed Sensor Networks





Journal of Electrical and Computer Engineering

International Journal of

Aerospace

Engineering



International Journal of Chemical Engineering

Advances in Civil Engineering







International Journal of Antennas and Propagation



Hindawi

Submit your manuscripts at http://www.hindawi.com



Active and Passive Electronic Components





Shock and Vibration



Advances in Acoustics and Vibration