

CORRECTION published: 07 January 2019 doi: 10.3389/fnins.2018.00991



# Corrigendum: Large-Scale Neuromorphic Spiking Array Processors: A Quest to Mimic the Brain

Chetan Singh Thakur<sup>1\*</sup>, Jamal Lottier Molin<sup>2</sup>, Gert Cauwenberghs<sup>3</sup>, Giacomo Indiveri<sup>4</sup>, Kundan Kumar<sup>1</sup>, Ning Qiao<sup>4</sup>, Johannes Schemmel<sup>5</sup>, Runchun Wang<sup>6</sup>, Elisabetta Chicca<sup>7</sup>, Jennifer Olson Hasler<sup>8</sup>, Jae-sun Seo<sup>9</sup>, Shimeng Yu<sup>9</sup>, Yu Cao<sup>9</sup>, André van Schaik<sup>6</sup> and Ralph Etienne-Cummings<sup>2</sup>

<sup>1</sup> Department of Electronic Systems Engineering, Indian Institute of Science, Bangalore, India, <sup>2</sup> Department of Electrical and Computer Engineering, Johns Hopkins University, Baltimore, MD, United States, <sup>3</sup> Department of Bioengineering and Institute for Neural Computation, University of California, San Diego, La Jolla, CA, United States, <sup>4</sup> Institute of Neuroinformatics, University of Zurich and ETH Zurich, Zurich, Switzerland, <sup>5</sup> Kirchhoff Institute for Physics, University of Heidelberg, Heidelberg, Germany, <sup>6</sup> The MARCS Institute, Western Sydney University, Kingswood, NSW, Australia, <sup>7</sup> Cognitive Interaction Technology – Center of Excellence, Bielefeld University, Bielefeld, Germany, <sup>8</sup> School of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA, United States, <sup>9</sup> School of Electrical, Computer and Engineering, Arizona State University, Tempe, AZ, United States

## **OPEN ACCESS**

#### Approved by:

Frontiers in Neuroscience Editorial Office, Frontiers Media SA, Switzerland

#### \*Correspondence:

Chetan Singh Thakur csthakur@iisc.ac.in

#### Specialty section:

This article was submitted to Neuromorphic Engineering, a section of the journal Frontiers in Neuroscience

Received: 07 December 2018 Accepted: 10 December 2018 Published: 07 January 2019

#### Citation:

Thakur CS, Molin JL, Cauwenberghs G, Indiveri G, Kumar K, Qiao N, Schemmel J, Wang R, Chicca E, Hasler JO, Seo J, Yu S, Cao Y, van Schaik A and Etienne-Cummings R (2019) Corrigendum: Large-Scale Neuromorphic Spiking Array Processors: A Quest to Mimic the Brain. Front. Neurosci. 12:991. doi: 10.3389/fnins.2018.00991 Keywords: neuromorphic engineering, large-scale systems, brain-inspired computing, analog sub-threshold, spiking neural emulator

#### A Corrigendum on

### Large-Scale Neuromorphic Spiking Array Processors: A Quest to Mimic the Brain

by Thakur, C. S., Molin, J. L., Cauwenberghs, G., Indiveri, G., Kumar, K., Qiao, N., et al. (2018). Front. Neurosci. 12:891. doi: 10.3389/fnins.2018.00891

In the original article, there were mistakes in Table 5, Comparison of event-based neural processors, as published. The area per neuron for the transistor channel was incorrectly provided as "4 cm<sup>2</sup>" and should be "–" (empty). The synaptic plasticity for true North was incorrectly provided as "STDP" and should be "No Plasticity." The area per neuron for Loihi was incorrectly provided as "0.4 mm<sup>2</sup>" and should be "0.4 mm<sup>2</sup>\*." The corrected **Table 5**, Comparison of event-based neural processors, appears below.

The authors apologize for these errors and state that the do not change the scientific conclusions of the article in any way. The original article has been updated.

Copyright © 2019 Thakur, Molin, Cauwenberghs, Indiveri, Kumar, Qiao, Schemmel, Wang, Chicca, Hasler, Seo, Yu, Cao, van Schaik and Etienne-Cummings. This is an open-access article distributed under the terms of the Creative Commons Attribution License (CC BY). The use, distribution or reproduction in other forums is permitted, provided the original author(s) and the copyright owner(s) are credited and that the original publication in this journal is cited, in accordance with accepted academic practice. No use, distribution or reproduction is permitted which does not comply with these terms.

| Chip name                           | Technology   | Process<br>(nm) | Neurons type            | #Neurons | #Synapse | Area per<br>neuron      | #Energy per<br>event | Synaptic plasticity       |
|-------------------------------------|--------------|-----------------|-------------------------|----------|----------|-------------------------|----------------------|---------------------------|
| MNIFAT                              | Mixed Signal | 500             | LIF/M-N                 | 6,120    | _        | 1,495 $\mu { m m}^2$    | 360 pJ               | Programmable              |
| DeepSouth                           | Digital      | 28              | LIF                     | 200K     | _        |                         | -                    | No Plasticity             |
| Dynap-SEL                           | Mixed Signal | 28              | I&F                     | 1,088    | 78,080   | 20 $\mu$ m <sup>2</sup> | 2.8pJ                | STDP                      |
| BrainScaleS                         | Mixed Signal | 180             | AdEx IF                 | 512      | 100K     | $1,500 \ \mu { m m}^2$  | 100pJ                | Hebbian learning,<br>STDP |
| 2DIFWTA                             | Analog       | 350             | I&F                     | 2,048    | 28,672   |                         | _                    | No Plasticity             |
| HiAER-IFAT<br>board with 4<br>chips | Analog       | 90              | I&F                     | 256K     | 256M     | 140 µm <sup>2</sup>     | 22 pJ                | No Plasticity             |
| Transistor-<br>Channel              | Analog       | 350             | Floating Gate<br>MOSFET | 100      | 30,000   | -                       | 10 pJ                | STDP                      |
| Neurogrid                           | Mixed signal | 180             | Adaptive Quad IF        | 65K      | 100M     | 1,800 $\mu{ m m}^2$     | 31.2pJ               | No Plasticity             |
| TrueNorth                           | Digital      | 28              | Adaptive Exp IF         | 1M       | 256M     | 3,325 $\mu { m m}^2$    | 45pJ                 | No Plasticity             |
| SpiNNaker                           | Digital      | 130             | Programmable            | 16K      | 16M      | _                       | 43nJ                 | STDP                      |
| _oihi                               | Digital      | 14              | Adaptive LIF            | 130K     | 130M     | 0.4 mm <sup>2</sup> *   | 23.6 pJ              | Epoch-based, STDI         |

# TABLE 5 | Comparison of event-based neural processors.

\*Neurosynaptic core area with each core implements 1,024 neural units.