# Highly Reliable Back-To-Back Power Converter without Redundant Bridge Arm for Doubly-Fed Induction Generator-Based Wind Turbine

Kai Ni<sup>1</sup>, Yihua Hu<sup>1</sup>, Dimitris T. Lagos<sup>2</sup>, Guipeng Chen<sup>3\*</sup>, Zheng Wang<sup>4</sup>, Xinhua Li<sup>1</sup>

Affiliation<sup>1</sup>: Department of Electrical Engineering and Electronics, University of Liverpool, Liverpool, UK

Affiliation<sup>2</sup>: School of Electrical and Computer Engineering, National Technical University of Athens, Athens, Greece

Affiliation<sup>3</sup>: School of Aerospace Engineering, Xiamen University, Xiamen, China

Affiliation<sup>4</sup>: School of Electrical Engineering, Southeast University, Nanjing, China

Abstract -- In this paper, a highly reliable back-to-back (BTB) power converter is proposed for doubly-fed induction generator-based wind turbines (DFIG-WTs). When a power switch open-circuit fault is encountered in either the grid-side converter (GSC) or rotor-side converter (RSC), a four-switch three-phase (FSTP) topology is formed to avoid using redundant bridge arms, which reduces the power circuit complexity and minimizes the conduction and switching losses. A simplified space vector pulse width modulation (SVPWM) technique is used to eliminate sector identification and complex trigonometric calculations. In addition, the influence of DC-bus capacitor voltage unbalance on the electromagnetic torque is analyzed in detail. The offset current components are calculated, and they are deducted from the reference values in the modified control strategies to suppress the DC-bus voltage deviation. Moreover, the power loss model of BTB converter is analyzed in detail, and the efficiency study is performed in various post-fault situations. Simulations in Matlab/Simulink are carried out to verify the performance of a DFIG-WT based on FSTP BTB converter. Furthermore, the control hardware-in-the-loop (CHIL) setup with RSC and GSC separately simulated in a digital real-time simulator (DRTS) is applied for experimental verification of the proposed control strategy.

*Index Terms--* back-to-back converter, doubly-fed induction generator-based wind turbine, four-switch three-phase, DC-bus voltage unbalance, efficiency study, control hardware-in-theloop.

### NOMENCLATURE

| <b>X</b> 7 <b>X</b> 7 <b>X</b> 7                         | DC-link voltage, upper and lower capacitor        | I cond,D                                |
|----------------------------------------------------------|---------------------------------------------------|-----------------------------------------|
| $V_{dc}$ , $V_{C1}$ , $V_{C2}$                           | voltages                                          | $P_{sw,T}, P_s$                         |
| $\Delta V$                                               | DC-bus voltage difference $(V_{C1} - V_{C2})$     |                                         |
|                                                          | Amplitudes of the three-phase voltages and        | $V_{CE0}, V_F$                          |
| $V_m$ , $I_m$ ; $\phi$                                   | currents; Phase angle difference between          |                                         |
|                                                          | voltage and current                               | i <sub>CE</sub> , i <sub>F</sub>        |
| $i_{C1}, i_{C2}$                                         | Upper and lower capacitor currents                |                                         |
| p                                                        | Derivative calculator $d/dt$                      | r <sub>CE</sub> , r <sub>F</sub>        |
| $e_{ga}$ , $e_{gb}$ , $e_{gc}$                           | Three-phase grid AC voltages                      |                                         |
| V <sub>ga</sub> , V <sub>gb</sub> , V <sub>gc</sub>      | Three-phase GSC AC voltages                       | $E_{sw}, E_{rr}$                        |
| $v_{sa}$ , $v_{sb}$ , $v_{sc}$                           | Three-phase stator AC voltages                    |                                         |
| Vra, Vrb, Vrc                                            | Three-phase rotor AC voltages                     | $T_{sw,T}$ , $T_{rr}$                   |
| $\varphi_s, \varphi_r$                                   | Stator and rotor fluxes                           | T.                                      |
| $i_g$ , $i_r$                                            | Upper bridge GSC and RSC total currents           | IJ                                      |
| $i_{ga},i_{gb},i_{gc}$                                   | Three-phase GSC AC currents                       | $K_{v,T}$                               |
| $i_{ra}, i_{rb}, i_{rc}$                                 | Three-phase RSC AC currents                       |                                         |
| i <sub>ms</sub>                                          | Equivalent field current                          | $K_{v,d}, K_{i,d}$                      |
| $R_g, R_s, R_r$                                          | Resistances on the grid, stator and rotor         | Subscrit                                |
| I $I$ , $I$ ,                                            | Mutual inductance, stator leakage                 | <u>5405C14</u>                          |
| $\boldsymbol{L}_m, \boldsymbol{L}_ls, \boldsymbol{L}_lr$ | inductance and rotor leakage inductance           | α, β                                    |
| I. I. I.                                                 | Inductances on the grid, stator and rotor ( $L_s$ |                                         |
| Lg, Ls, Lr                                               | $= L_m + L_{ls}; L_r = L_m + L_{lr})$             | d, q                                    |
| $C_{DC}$                                                 | DC-link capacitance                               | røf• røf1                               |
|                                                          |                                                   | , , , , , , , , , , , , , , , , , , , , |

| $S_a$ , $S_b$ , $S_c$                               | Switching functions of three bridge arms                |  |  |  |
|-----------------------------------------------------|---------------------------------------------------------|--|--|--|
| $n_s$                                               | Number of power switches                                |  |  |  |
| σ                                                   | Leakage flux factor: $\sigma = 1 - [L_m^2 / (L_r L_s)]$ |  |  |  |
| $P_{s}, O_{s}$                                      | Stator output active and reactive power                 |  |  |  |
| $P_r, \tilde{O}_r$                                  | Rotor output active and reactive power                  |  |  |  |
| $P_g, \tilde{Q}_g$                                  | Grid-side output active and reactive power              |  |  |  |
| $P_t, \tilde{Q}_t$                                  | Total output active and reactive power                  |  |  |  |
| d                                                   | Duty ratio                                              |  |  |  |
| <i>f</i> <sub>NOM</sub>                             | Nominal grid frequency                                  |  |  |  |
|                                                     | Grid voltage angle, rotor angle, and slip               |  |  |  |
| $O_s, O_r, O_{slip}$                                | angle $(\theta_{slip} = \theta_s - \theta_r)$           |  |  |  |
| 0 0 0                                               | Nominal grid angular frequency, slip                    |  |  |  |
| $\omega_s, \omega_{slip}, \omega_r, \omega_r$       | angular frequency, electrical rotor angular             |  |  |  |
| com                                                 | speed and mechanical rotor angular speed                |  |  |  |
| $T_s, T_{sw}$                                       | Sampling time and switching time                        |  |  |  |
| $T_e, T_m$                                          | Electromagnetic torque, mechanical torque               |  |  |  |
| $n_p$                                               | Number of pole pairs                                    |  |  |  |
| J                                                   | Inertia of wind turbine                                 |  |  |  |
| η                                                   | Power efficiency                                        |  |  |  |
| k <sub>vn</sub> , k <sub>vi</sub>                   | Voltage controller proportional and integral            |  |  |  |
| 1                                                   | gains                                                   |  |  |  |
| $K_S$                                               | Stator coupling factor: $\kappa_s = L_m/L_s$            |  |  |  |
| $K_p$                                               | DC-bus voltage deviation suppression                    |  |  |  |
| ת ת                                                 | Controller proportional gam                             |  |  |  |
| $P_{cl}, P_{DC}$                                    | Copper losses and DC-bus power losses                   |  |  |  |
| P $L$                                               | Power losses on the transistor and diode                |  |  |  |
| I cond,D                                            | Power losses during the switching and                   |  |  |  |
| $P_{sw,T}, P_{sw,rr}$                               | reverse recovery periods                                |  |  |  |
|                                                     | Collector-emitter threshold voltage and                 |  |  |  |
| $V_{CE0}$ , $V_{F0}$                                | diode forward threshold voltage                         |  |  |  |
|                                                     | Collector-emitter and diode forward                     |  |  |  |
| i <sub>CE</sub> , i <sub>F</sub>                    | currents                                                |  |  |  |
|                                                     | On-state slope resistances for the transistor           |  |  |  |
| r <sub>CE</sub> , r <sub>F</sub>                    | and diode                                               |  |  |  |
|                                                     | Energy dissipation during the switching                 |  |  |  |
| $E_{sw}, E_{rr}$                                    | and reverse recovery periods                            |  |  |  |
| T T                                                 | Temperature coefficients of the transistor              |  |  |  |
| <b>I</b> <sub>sw,T</sub> , <b>I</b> <sub>rr,d</sub> | and diode switching losses                              |  |  |  |
| $T_j$                                               | Junction temperature                                    |  |  |  |
| Κ                                                   | Exponent for the voltage dependence of the              |  |  |  |
| $\mathbf{K}_{\mathbf{V},T}$                         | transistor switching losses                             |  |  |  |
| K , K.,                                             | Exponents for the voltage and current                   |  |  |  |
| $\mathbf{K}_{v,d}, \mathbf{K}_{l,d}$                | dependence of the diode switching losses                |  |  |  |
| <u>Subscripts &amp; Superscripts</u>                |                                                         |  |  |  |
| a.B                                                 | Direct and quadrature components referred               |  |  |  |
| ~, p                                                | to the stationary reference frame                       |  |  |  |
| d. a                                                | Direct and quadrature components referred               |  |  |  |
|                                                     | to the synchronus reference frame                       |  |  |  |

AC and DC reference values

Ideal value Offset value

#### I. INTRODUCTION

To reduce the volume of back-to-back (BTB) converter and realize flexible active and reactive power control, doublyfed induction generator based wind turbines (DFIG-WTs) are commonly applied in wind energy conversion systems (WECSs), taking up around 50% of the wind turbines in the global wind energy market [1, 2]. As many DFIG-WTs are approaching the late stage of service time, aging issues occur, and the deteriorated performance for some components is encountered. Therefore, high reliability is required, especially for offshore wind turbines, where maintenance is difficult and expensive to be undertaken [3]. According to [4], the power module in a DFIG-WT is most likely to fail, where the failure rate of converter is the highest. In this paper, the main target is increasing the reliability of BTB converter in DFIG-WT.

The control of the grid-side and rotor-side converters (GSC and RSC) is of paramount significance to the normal operation of DFIG-WTs. GSC is responsible for maintaining a stable DC-bus voltage, achieving sinusoidal grid current waveforms and adjusting the power factor, while RSC is used to regulate the stator active and reactive power outputs [5-7]. Apart from the common six-switch three-phase (SSTP) converter topology, various other categories of BTB converters were also investigated. Owing to the advantage of eliminating the bulky DC-link capacitor, indirect matrix converters were applied in [8, 9] to control DFIG-WTs. In addition, three single-phase BTB converters were involved in a power sharing unit by using delta-connection in [10], so as to realize power exchange even if one of the DC-links fails. Besides, in [11], a self-tuning resonant control strategy was proposed for a seven-leg BTB voltage source inverter (VSI) interfaced with a permanent magnet synchronous generator (PMSG). Moreover, a BTB neutral-point clamped (NPC) converter-based PMSG wind power system was investigated in [12], and the system operating requirements were met by applying the model predictive control (MPC) strategy. Furthermore, an adaptive control scheme was proposed for parallel BTB wind power converters in [13], with improved efficiency and reliability achieved by power allocation optimization.

However, as the semiconductor devices in a converter are fragile, breakdown of these devices contributes to a large proportion of faults in converters, accounting for up to 21% of the total failure scenarios [14]. According to [15], in terms of the solutions to switch-level faults, the methods of utilizing inherently redundant switching states [16], DC-bus midpoint connection [17] and installing redundant parallel or series switches [18] have been investigated by many researchers. Taking the factors of minimum space occupation, switching and conduction losses into consideration, the second scheme is chosen in this paper. This kind of fault-tolerant topology is called four-switch three-phase (FSTP) [19].

In [20], a general pulse width modulation (PWM) strategy was proposed for FSTP inverters of induction motors. For the purpose of designing the controllers of FSTP voltage source rectifiers (VSRs), a dq model was first proposed for FSTP VSR in [21]. In this topology, two DC-link capacitors are applied to sustain a stable DC-bus voltage, and in each switching state, only the voltage on one capacitor is utilized, which obviously reduces the DC-bus voltage utilization rate. In addition, DC-link capacitor voltage deviation and more current harmonics are induced by applying this topology [22-24]. In [25], the double Fourier integral analysis approach was first applied to analyse the spectrum of DC-link currents by considering its effect on balancing the DC-link capacitor voltages. Furthermore, there is no intrinsic zero vector in FSTP topology, and it has to be synthesized in the modulation process. The effects of zero vector distribution on the performance of FSTP rectifiers and hybrid PWM techniques were researched in [26, 27].

Regarding the application of FSTP topology in a BTB three-phase converter, the authors in [28] proposed an eightswitch based current-controlled power converter. However, the issue of DC-bus voltage unbalance was not analysed in depth. As another competitive candidate in the wind energy market, PMSGs attract the attention of many researchers in converter fault tolerance [29-31], and the operation of a converter with two bridge arms at each side was investigated by applying hysteresis current control (HCC) in [30]. In [32], both the FSTP topology based GSC and RSC were used in DFIG-WT, but the modulation technique is based on all the four switching states, which increases the switching losses. Furthermore, a simplified space vector PWM (SVPWM) was utilized in [33] for post-fault DFIG-WTs. However, only the fault in RSC was considered.

In this paper, based on the work in [33], FSTP topology is employed in both the GSC and RSC in DFIG-WT to further increase the system reliability. The unified expressions for the duty cycles in the healthy bridge arms are derived for modulation simplification. In addition, the influence of DCbus voltage unbalance on the electromagnetic torque is analysed in detail by applying different proportional gains in the DC-bus voltage deviation suppression process. Moreover, the efficiency study of BTB converter under different postfault scenarios is carried out to further investigate the feasibility of DC-bus voltage deviation suppression control. Furthermore, the post-fault DFIG-WT with FSTP converter is verified in Matlab/Simulink 2017a, and the experimental results are obtained in the control hardware-in-the-loop (CHIL) setup. The power circuits of RSC and GSC are simulated in a digital real-time simulator (DRTS), and the control algorithm is implemented in a hardware controller.

The paper is arranged in the following structure: In Section II, the dq dynamic model of DFIG is established in the

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/TIA.2019.2892925, IEEE Transactions on Industry Applications

synchronous reference frame. The configuration and modelling of FSTP topology-based DFIG-WT are illustrated in Section III. Then, the proposed modulation technique is depicted in Section IV, and the control strategies are explained in Section V. Afterwards, the efficiency study is conducted in Section VI for BTB converter in various postfault situations. To validate the proposed method for postfault operation of DFIG-WT, the simulation and CHIL implementation are separately carried out in Section VII and Section VIII. In Section IX, the comparison between simulation and experimental results is discussed. Finally, the conclusion is given in Section X.

## II. MODELLING OF DFIG IN SYNCHRONOUS REFERENCE FRAME

In this paper, grid voltage orientation (GVO) is applied for vector angle determination. The angular speed of dq axis is selected as the grid synchronous angular frequency  $\omega_s$ , and then the voltage and flux equations of DFIG can be written as

$$\begin{cases} \vec{v}_s = R_s \vec{l}_s + p \vec{\varphi}_s + j \omega_s \vec{\varphi}_s \\ \vec{v}_r = R_r \vec{l}_r + p \vec{\varphi}_r + j \omega_{slip} \vec{\varphi}_r \end{cases}$$
(1)

$$\begin{cases} \vec{\varphi}_s = L_s \vec{l}_s + L_m \vec{l}_r \\ \vec{\varphi}_r = L_m \vec{l}_s + L_r \vec{l}_r \end{cases}$$
(2)

To reveal the field current effect more clearly, the stator flux can also be illustrated as

$$\vec{\varphi}_s = L_s \vec{i}_s + L_m \vec{i}_r = L_m \vec{i}_{ms} \tag{3}$$

In equation (3),  $i_{ms}$  indicates the equivalent field current vector, and the rotor flux can be expressed by

$$\vec{\varphi}_r = \frac{L_m^2}{L_s} \vec{i}_{ms} + \sigma L_r \vec{i}_r \tag{4}$$

where  $\sigma = 1 - [L_m^2 / (L_r L_s)]$  is the leakage flux factor.

Substitute equations (3) and (4) into (1), the following equations are derived.

$$\begin{cases} \vec{v}_s = R_s \vec{i}_s + L_m p \vec{i}_{ms} + j \omega_s \vec{\varphi}_s \\ \vec{v}_r = R_r \vec{i}_r + \sigma L_r p \vec{i}_r + \frac{L_m^2}{L_s} p \vec{i}_{ms} + j \omega_{slip} \vec{\varphi}_r \end{cases}$$
(5)

By omitting the dynamic process of stator field currents, (5) can be updated as

$$\begin{cases} \vec{v}_s = R_s \vec{i}_s + j \omega_s \vec{\varphi}_s \\ \vec{v}_r = R_r \vec{i}_r + \sigma L_r \vec{p}_r \vec{i}_r + j \omega_{slip} \vec{\varphi}_r \end{cases}$$
(6)

The mechanical performance of DFIG-WT is highly related to the electromagnetic torque  $T_{e}$ ,

$$T_e = n_p(\varphi_{sd}i_{sq} - \varphi_{sq}i_{sd}) \tag{7}$$

Substitute (2) into (7),  $T_e$  can be calculated by using the stator and rotor dq currents.

$$T_e = n_p L_m(i_{rd}i_{sq} - i_{rq}i_{sd}) \tag{8}$$

The kinetic equation of DFIG is

$$T_m - T_e = Jp\omega_m \tag{9}$$

## III. FSTP TOPOLOGY-BASED DFIG-WT

#### A. Configuration

As shown in Fig. 1, the stator of DFIG is connected to the grid directly, while the rotor is connected to the grid through a BTB power converter. The three phases on both the grid and rotor sides are assumed to be balanced. In this fault-tolerant topology, two DC-link capacitors  $C_1$  and  $C_2$  are employed in the DC-bus ( $C_1 = C_2 = C_{DC}$ ). Between each phase of the grid (or rotor) and the midpoint, a triac ( $TR_a$ ,  $TR_b$ ,  $TR_c$  and  $TR_a'$ ,  $TR_b'$ ,  $TR_c'$ ) is placed to link the circuit when an open-circuit fault occurs in the corresponding bridge arm. In normal operation, six switches (IGBTs) are used at each side ( $S_1$  to  $S_6$  and  $S_1'$  to  $S_6'$ ). When one of the switches breaks down, for example,  $S_5/S_6$  in RSC or  $S_5'/S_6'$  in GSC,  $TR_A$  or  $TR_A'$  is triggered to isolate the faulty phase, leading to an FSTP RSC or GSC based DFIG-WT.

Considering the fault case above, only the four switches in bridge arms B and C (B' and C' for GSC) are controllable, and the switching states of them are defined as  $S_b$  and  $S_c$  ( $S_b$ ' and  $S_c$ '), which can either be 0 or 1 to indicate the off or on state of the upper switch in the respective arm. The details of switching states in an FSTP converter are shown in TABLE I.

## B. FSTP Converter Modeling

The rotor-side three-phase AC voltages can be expressed by the switching states  $S_b$ ,  $S_c$  and the DC-link capacitor voltages  $V_{C1}$  and  $V_{C2}$  in an FSTP converter, which are



Fig. 1. Fault-tolerant RSC and GSC used in DFIG-WT by employing FSTP topology

|       | TABLE I<br>DETAILS OF SWITCHING STATES |                                            |                   |  |  |
|-------|----------------------------------------|--------------------------------------------|-------------------|--|--|
| $S_b$ | $S_c$                                  | Description                                | Vector            |  |  |
| 0     | 0                                      | $S_1$ off & $S_4$ on; $S_2$ off & $S_3$ on | $V_{00}$          |  |  |
| 1     | 0                                      | $S_1$ on & $S_4$ off; $S_2$ off & $S_3$ on | $V_{10}$          |  |  |
| 1     | 1                                      | $S_1$ on & $S_4$ off; $S_2$ on & $S_3$ off | $V_{11}$          |  |  |
| 0     | 1                                      | $S_1$ off & $S_4$ on; $S_2$ on & $S_3$ off | $\mathbf{V}_{01}$ |  |  |

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/TIA.2019.2892925, IEEE Transactions on Industry Applications

| IHREE-PHASE AC VOLTAGES OF FS IP CONVERTER |                         |                            |                         |                           |                                     |  |
|--------------------------------------------|-------------------------|----------------------------|-------------------------|---------------------------|-------------------------------------|--|
| Vector                                     | $v_A (v_{A'})$          | $v_{B(v_{B'})}$            | $v_{C}(v_{C'})$         | $v_{\alpha}$              | $v_{eta}$                           |  |
| $V_{00}$                                   | $\frac{2V_{C2}}{3}$     | $-\frac{V_{C2}}{3}$        | $-\frac{V_{C2}}{3}$     | $\frac{2V_{C2}}{3}$       | 0                                   |  |
| $\mathbf{V}_{10}$                          | $\frac{Vc_2 - Vc_1}{3}$ | $\frac{2V_{C1}+V_{C2}}{3}$ | $-\frac{Vc_1+2Vc_2}{3}$ | $\frac{V_{C2}-V_{C1}}{3}$ | $\frac{\sqrt{3}(V_{C1}+V_{C2})}{3}$ |  |
| $\mathbf{V}_{11}$                          | $-\frac{2V_{C1}}{3}$    | $\frac{V_{C1}}{3}$         | $\frac{V_{C1}}{3}$      | $-\frac{2V_{C1}}{3}$      | 0                                   |  |
| $V_{01}$                                   | $\frac{Vc_2 - Vc_1}{3}$ | $-\frac{Vc_1+2Vc_2}{3}$    | $\frac{2Vc_1+Vc_2}{3}$  | $\frac{Vc_2 - Vc_1}{3}$   | $\frac{\sqrt{3}(V_{C1}+V_{C2})}{3}$ |  |

TABLE II

expressed as shown below. The values of  $v_A$ ',  $v_B$ ' and  $v_C$ ' are derived in a similar way.

$$\begin{bmatrix} v_A \\ v_B \\ v_C \end{bmatrix} = \frac{1}{3} \begin{bmatrix} -1 \\ 2 \\ -1 \end{bmatrix} S_b V_{dc} + \begin{bmatrix} -1 \\ -1 \\ 2 \end{bmatrix} S_c V_{dc} + \begin{bmatrix} 2 \\ -1 \\ -1 \end{bmatrix} V_{C2}$$
(10)

The instantaneous voltage values for the phase-to-ground voltages in the three phases are displayed in TABLE II for all the switching states, along with the values in the stationary  $\alpha\beta$  coordinate system.

Considering the supersynchronous operation mode of DFIG-WT, the DC-link currents can be calculated from the following equations [34].

$$\begin{cases} i_{C1} = S_{b}i_{rb} + S_{c}i_{rc} - (S_{a}'i_{ga} + S_{b}'i_{gb} + S_{c}'i_{gc}) \\ i_{C2} = (S_{b} - 1)i_{rb} + (S_{c} - 1)i_{rc} - [(S_{a}' - 1)i_{ga} + (S_{b}' - 1)i_{gb} + (S_{c}' - 1)i_{gc}] \\ (RSC open circuit) \quad (11) \end{cases}$$

$$\begin{cases} ic_{1} = S_{a}i_{ra} + S_{b}i_{rb} + S_{c}i_{rc} - (S_{b} 'i_{gb} + S_{c} 'i_{gc}) \\ ic_{2} = (S_{a} - 1)i_{ra} + (S_{b} - 1)i_{rb} + (S_{c} - 1)i_{rc} - [(S_{b} '-1)i_{gb} + (S_{c} '-1)i_{gc}] \\ (GSC \text{ open circuit}) \quad (12) \end{cases}$$

## C. Open-Circuit Fault Detection

If one of the switches in a three-phase converter is with open-circuit fault, the current waveform for the respective phase will become highly distorted since the current cannot flow through this switch under certain switching states. For example, if switch  $S_6$  is open circuited,  $i_{ra}$  can only flow through the freewheeling diode of  $S_5$  during the positive half cycle, while the current flow of  $i_{ra}$  during the negative half cycle is not affected. The same principle is applicable for the other switches in either the RSC or GSC. The details for the influence on three-phase currents are illustrated in TABLE III.

The fault diagnosis schemes for three-phase power

TABLE III INFLUENCE OF SWITCH OPEN CIRCUIT ON THREE-PHASE AC CURRENTS (RSC IN FIG. 1 AS AN EXAMPLE)

| Open-Circuit Switch | Affected Phase | Distorted Cycle |  |
|---------------------|----------------|-----------------|--|
| $S_1$               | В              | Negative        |  |
| $S_2$               | С              | Negative        |  |
| $S_3$               | С              | Positive        |  |
| $S_4$               | В              | Positive        |  |
| $S_5$               | А              | Negative        |  |
| $S_6$               | А              | Positive        |  |



Fig. 2. Basic voltage vector distribution in an FSTP converter converters proposed in [35-38] can be used to detect the faulty switch, and the readers can refer to these papers for more details.

## IV. PROPOSED SIMPLIFIED SVPWM FOR FSTP CONVERTER

Only two bridge arms are controllable in an FSTP converter, and the number of switching states declines from 8 to 4. There are three situations for a three-phase converter to be reconfigured to a four-switch one, which includes the FSTP topologies with the bridge arm A, B or C isolated. In [39], the performances of FSTP converters under these three situations were proved to be identical. According to the calculation in an isosceles triangle, the magnitudes of V<sub>10</sub> and V<sub>01</sub> are  $\sqrt{3}$  times that for V<sub>00</sub> or V<sub>11</sub>.

In this paper, the isolation of bridge arm A/A' is exemplified to illustrate the post-fault operation of DFIG-WT with FSTP RSC/GSC. The distribution of basic voltage vectors for an FSTP converter is presented in Fig. 2(a), with three different cases in the DC-link capacitor voltages considered. In this figure, it can be seen that when  $V_{C1}$  and  $V_{C2}$  have different values, the DC-bus voltage utilization rate becomes even lower, which is indicated by the dashed cycle inside. Therefore, the deviation between  $V_{C1}$  and  $V_{C2}$  needs to be suppressed for better performance of FSTP GSC/RSC.

An equivalent zero vector is created by distributing action time for the vector components with the opposite directions. For example, when the reference voltage vector  $V_{ref}$  is located in Sector I, which is shown in Fig. 2(b), the equivalent voltage vector is synthesized by allocating some action time in a switching period for the vector V<sub>11</sub> (or V<sub>01</sub>) to compensate part of the action time in V<sub>00</sub> (or V<sub>10</sub>). According to [40], when employing the two vectors with smaller amplitudes for obtaining equivalent zero voltage vectors, minimized current ripples can be achieved. In this case, V<sub>00</sub>, V<sub>10</sub> and V<sub>11</sub> are utilized. The following relationships can be derived [17].

$$\begin{cases} V_{c2}d_{00} - V_{c1}d_{11} + (V_{c2} - V_{c1})d_{10} = 3V_{\alpha ref} \\ (V_{c1} + V_{c2})d_{10} = \sqrt{3}V_{\beta ref} \end{cases}$$
(13)

$$d_{00} + d_{10} + d_{11} = 1 \tag{14}$$

where  $d_{00}$ ,  $d_{10}$  and  $d_{11}$  are the duty ratios used in a switching period for the switching states **V**<sub>00</sub>, **V**<sub>10</sub> and **V**<sub>11</sub>, respectively. By solving the equations (13) and (14), the values of  $d_{00}$ ,  $d_{10}$  and  $d_{11}$  can be derived as

$$\begin{cases} d_{00} = \frac{V_{C1} + v_{Aref} - v_{Bref}}{V_{dc}} \\ d_{10} = \frac{v_{Bref} - v_{Cref}}{V_{dc}} \\ d_{11} = \frac{V_{C2} + v_{Cref} - v_{Aref}}{V_{dc}} \end{cases}$$
(15)

Then the duty ratios for the two healthy bridge arms  $d_b$  and  $d_c$  are calculated separately as

$$\begin{cases} d_b = d_{10} + d_{11} = \frac{V_{C2} + v_{Bref} - v_{Aref}}{V_{dc}} \\ d_c = d_{11} = \frac{V_{C2} + v_{Cref} - v_{Aref}}{V_{dc}} \end{cases}$$
(16)

This procedure can be replicated for the other three sectors, and the duty cycles for the four switches occupy the unified expression, no matter where the reference voltage vector is located. Therefore, sector identification and complex trigonometric calculations are omitted, which simplifies the SVPWM technique for FSTP power converter.

## V. CONTROL OF FSTP BTB CONVERTER

In a DFIG-WT, the control of GSC aims to maintain a constant DC-bus voltage, which provides power supply to the rotor side, and high current quality and unity power factor are to be obtained. While the stator active and reactive power, rotor speed and torque are controlled by RSC.

For the control of an FSTP converter, the upper and lower DC-bus capacitor voltages should be measured separately according to the SVPWM technique mentioned in the



Fig. 3. Overall control strategy for FSTP BTB power converter based DFIG-WT

previous section. The balance between upper and lower DCbus capacitor voltages is important for obtaining a high utilization rate, which must be considered in the control strategy. The control block diagram for the post-fault DFIG-WT is illustrated in Fig. 3.

### A. Influence of DC-Bus Capacitor Voltage Unbalance

Take the current flow direction in supersynchronous operation mode as the positive one. Then, according to Kirchhoff's current laws, the current in phase A is the difference between those in  $C_1$  and  $C_2$  when only the GSC or RSC is modified as an FSTP topology-based one, which can be expressed by the following equations.

$$i_{ga} = i_{C1} - i_{C2}$$
 (GSC open circuit) (17)

 $i_{ra} = ic_2 - ic_1$  (RSC open circuit) (18) The capacitor currents can be expressed by the derivatives of the capacitor voltages, which are

$$\begin{cases} i_{C1} = C_{DC}pV_{C1} \\ i_{C2} = C_{DC}pV_{C2} \end{cases}$$
(19)

Since  $V_{C1}$  and  $V_{C2}$  have low dynamics, the overall effect of capacitor voltage unbalance is revealed as a DC current offset, which is expressed as

$$\begin{cases} \overline{i}_{ga} = \frac{1}{C_{DC}} \int (ic_1 - ic_2) dt \\ \overline{i}_{ra} = \frac{1}{C_{DC}} \int (ic_2 - ic_1) dt \end{cases}$$
(20)

For the GSC open circuit case, the effects on the *dq* current components caused by current offset can be illustrated as

$$\begin{bmatrix} \overline{i}_{gd} \\ \overline{i}_{gq} \end{bmatrix} = \frac{2}{3} \begin{bmatrix} \cos\theta_s & \cos(\theta_s - \frac{2}{3}\pi) & \cos(\theta_s + \frac{2}{3}\pi) \\ -\sin\theta_s & -\sin(\theta_s - \frac{2}{3}\pi) & -\sin(\theta_s + \frac{2}{3}\pi) \end{bmatrix} \begin{bmatrix} \overline{i}_{ga} \\ 0 \\ 0 \end{bmatrix}$$
(21)
$$= \begin{bmatrix} \frac{2\cos\theta_s}{3C_{DC}} \int (ic_1 - ic_2)dt \\ \frac{2\sin\theta_s}{3C_{DC}} \int (ic_1 - ic_2)dt \end{bmatrix}$$

Similarly, the rotor dq current offsets for the RSC open circuit case are derived as

$$\begin{bmatrix} \overline{i}_{rd} \\ \overline{i}_{rq} \end{bmatrix} = \frac{2}{3} \begin{bmatrix} \cos \theta_{slip} & \cos(\theta_{slip} - \frac{2}{3}\pi) & \cos(\theta_{slip} + \frac{2}{3}\pi) \\ -\sin \theta_{slip} & -\sin(\theta_{slip} - \frac{2}{3}\pi) & -\sin(\theta_{slip} + \frac{2}{3}\pi) \end{bmatrix} \begin{bmatrix} \overline{i}_{ra} \\ 0 \\ 0 \end{bmatrix} (22)$$
$$= \begin{bmatrix} \frac{2\cos \theta_{slip}}{3C_{DC}} \int (ic_2 - ic_1)dt \\ \frac{2\sin \theta_{slip}}{3C_{DC}} \int (ic_2 - ic_1)dt \end{bmatrix}$$

By substituting (22) into (8), the electromagnetic torque ripple component can be calculated as

$$\overline{T}_{e} = \frac{2n_{p}L_{m}\int(ic_{2}-ic_{1})dt}{3C_{DC}}(is_{q}\cos\theta_{slip}-is_{d}\sin\theta_{slip})$$
(23)

It can be seen that the torque ripple value is determined by the slip angle  $\theta_{slip}$ , which is endowed with nonlinearity. For the capacitor voltage unbalance situation in the case of FSTP GSC, the offset component in phase A grid current leads to more distortions in the output currents, deteriorating the quality of power generation.

#### B. DC-Bus Voltage Unbalance Suppression Control

In order to achieve high output current quality and good torque performance, the DC-bus voltage unbalance has to be eliminated. According to the calculations in Section A, the corresponding dq offset current components need to be deducted. The transfer function of the voltage difference to the faulty phase offset current is expressed as

$$G(s) = \frac{\Delta V(s)}{\overline{i}_{d}(s)} = K_{P}G_{LPF}(s)G_{dc}(s)$$
(24)

Where  $K_p$  is the proportional gain of DC-bus voltage unbalance suppression control,  $G_{LPF}(s)$  is the transfer function of low-pass filter, and  $G_{dc}(s)$  is the transfer function of the DC-bus voltage to the phase A offset current.

The offset current components are derived as the integral term of the faulty phase current. In the proposed control strategy, the offset current component produced in phase A is fed back to the inner current control loop to be deducted.



Fig. 4. FSTP GSC control block diagram



Fig. 5. FSTP RSC control block diagram

### C. GSC Controller Design

A DC-bus voltage controller is designed to keep the DCbus voltage at approximately the reference value, and it is the precondition of effective regulation of active power *P*. In the design of voltage controller, the steady-state error in the DCbus voltage caused by parasitic elements and circuit inaccuracies is to be compensated by feeding back the real value  $V_{dc}$  [21]. Since GVO is applied, the *d*-axis grid current reference value  $i_{gdref}$  is derived by regulating the DC-bus voltage.

$$i_{gdref} = k_{vp}(V_{dcref} - V_{dc}) + k_{vi} \int (V_{dcref} - V_{dc}) dt$$
(25)

Based on GVO, the three-phase AC voltages on GSC can be expressed as

$$\vec{v}_g = \vec{e}_g - R_g \vec{i}_g - L_g p \vec{i}_g - j \omega_s L_g \vec{i}_g$$
(26)

According to (26), the coupling terms  $\omega_s L_g i_{gq}$  and  $-\omega_s L_g i_{gq}$  are to be subtracted from the *d* and *q* axis components in the current control process, respectively.

When designing the grid-side current controllers, the dq current offset components should be deducted from the reference values. The FSTP GSC control block diagram is displayed in Fig. 4.

#### D. RSC Controller Design

The purposes of RSC current controllers are regulating the stator active and reactive power ( $P_s$  and  $Q_s$ ), so it is necessary to derive the relationships among  $P_s$ ,  $Q_s$ ,  $i_{rd}$  and  $i_{rq}$ . By neglecting  $R_s$ , the expressions of  $P_s$  and  $Q_s$  can be derived as

$$\begin{cases} P_s = \frac{3}{2} k_{s} v_{sd} i_{rd} \\ Q_s = -\frac{3 v_{sd}}{2} \left( \frac{v_{sd}}{\omega_s L_s} + k_s i_{rq} \right) \end{cases}$$
(27)

where  $k_s = (L_m/L_s)$  is the stator coupling factor.

From (27), it can be seen that the control of  $P_s$  and  $Q_s$  is realized by the control of  $i_{rd}$  and  $i_{rq}$ , respectively.

As GVO is applied, and the stator resistance is small enough to be neglected, the stator dq flux components can be approximated as

$$\begin{cases} \varphi_{sd} \approx 0\\ \varphi_{sq} \approx -\frac{|\vec{v}_s|}{\omega_s} \end{cases}$$
(28)

The rotor fluxes can be expressed by

$$\begin{cases} \varphi_{rd} = \sigma L_{rird} \\ \varphi_{rq} = -k_s \frac{|\vec{v}_s|}{\omega_s} + \sigma L_{rirq} \end{cases}$$
(29)

Substitute (28) and (29) into (6), the rotor voltages can be expressed by

$$\vec{v}_r = (R_r + \sigma p L_r)\vec{i}_r + j\omega_{slip}(k_s\vec{\varphi}_s + \sigma L_r\vec{i}_r)$$
(30)

Similarly, with the dq rotor current offset deducted, the block diagram for FSTP RSC control is displayed in Fig. 5.



Fig. 6. Power loss model of BTB converter

# VI. BTB CONVERTER EFFICIENCY STUDY

In order to further investigate the performance of DFIG-WT when FSTP BTB converter topologies are applied, the efficiency study of BTB converter is carried out. The efficiency of BTB converter is calculated as  $P_{gc}/P_r$  in the supersynchronous case or  $P_r/P_{gc}$  in the subsynchronous case. The power losses during the operation process can be divided into the copper losses, switching losses, conduction losses, and DC-bus losses. Take the case of supersynchronous operation as an example, the power loss model of BTB power converter is illustrated in Fig. 6.

TABLE IV PARAMETERS OF DFIG-WT

| Parameter                                 | Value | Unit |
|-------------------------------------------|-------|------|
| Rated Power $S_g$                         | 1.5   | MVA  |
| Rated Frequency Fnom                      | 50    | Hz   |
| Rated Stator Voltage                      | 575   | V    |
| Stator Resistance $R_s$                   | 0.023 | pu   |
| Rotor Resistance $R_r$                    | 0.016 | pu   |
| Stator Leakage Inductance L <sub>ls</sub> | 0.18  | pu   |
| Rotor Leakage Inductance $L_{lr}$         | 0.16  | pu   |
| Magnetizing Inductance Lm                 | 2.9   | pu   |
| Friction Factor F                         | 0.01  | pu   |
| Inertia Constant H                        | 0.685 | S    |
| Pairs of Poles p                          | 3     | \    |
| DC-Bus Capacitance CDC                    | 10000 | μF   |
| Rated Wind Speed $v_w$                    | 11    | m/s  |

The copper losses are calculated as

$$P_{cl} = \frac{3}{2} (R_r I_r^2 + R_s I_s^2)$$
(31)

| TABLE V                            |       |      |  |  |  |
|------------------------------------|-------|------|--|--|--|
| CONTROLLER GAINS                   |       |      |  |  |  |
| Proportional<br>Gain Integral Gain |       |      |  |  |  |
| DC-Bus Voltage<br>Controller       | 0.5   | 15   |  |  |  |
| GSC Current<br>Controller          | 130   | 1500 |  |  |  |
| RSC Current<br>Controller          | 19.23 | 1    |  |  |  |

According to [41], assuming the duty cycles are related to time in a sinusoidal way, the conduction losses in an active power device and its freewheeling diode during a switching period are expressed as

$$\begin{cases} P_{cond, T} = V_{CE0iCE}(\frac{1}{2} + \frac{m\cos\phi}{8}) + r_{CEiCE}^{2}(\frac{1}{8} + \frac{m\cos\phi}{3\pi}) & (32) \\ P_{cond, D} = V_{F0iF}(\frac{1}{2} + \frac{m\cos\phi}{8}) + r_{FiF}^{2}(\frac{1}{8} - \frac{m\cos\phi}{3\pi}) & \end{cases}$$

The switching losses during the switching and reverse recovery periods of a power switch are described by the following equations [41].

$$\begin{cases} P_{sw, T} = \frac{\sqrt{2}I_{m}E_{sw}}{\pi T_{sw}I_{mref}} (\frac{V_{dc}}{V_{dcref}})^{K_{v,T}} \times [1 + T_{sw, I}(T_{j} - T_{ref})] \\ P_{sw, rr} = \frac{\sqrt{2}E_{rr}}{\pi T_{sw}} (\frac{I_{m}}{\sqrt{2}I_{mref}})^{K_{i,d}} (\frac{V_{dc}}{V_{dcref}})^{K_{v,d}} \times [1 + T_{rr, d}(T_{j} - T_{ref})] \end{cases}$$
(33)

The reference values are selected from the IGBT datasheet.

The DC-bus losses are modelled by the power losses in the two DC-link capacitors, which are mainly caused by the existence of equivalent series resistance (ESR)  $R_{esr}$  and leakage resistance  $R_l$ . When there is no current offset caused by DC-bus midpoint connection,  $i_{C1} = i_{C2}$ . However, after FSTP topology is applied, DC current components are induced in the capacitors. The DC-bus losses can be



Fig. 7. Simulation results for the performance of SSTP GSC in DFIG-WT (a) three-phase grid voltages  $v_{gabc}$ ; (b) three-phase grid currents  $i_{gabc}$ ; (c) DC-bus voltage  $V_{dc}$ ; (d) stator active and reactive power  $P_s \& Q_s$ ; (e) total output active and reactive power  $P_t \& Q_t$ ; (f) output power factor

calculated by

$$P_{DC} = (R_{esr} + R_l)(\overline{i}c_1^2 + \overline{i}c_2^2)$$
(34)

Taking the copper losses, DC-bus losses, switching and conduction losses into consideration, the whole power loss model of BTB converter can be expressed as

$$P_{loss} = P_{cl} + P_{DC} + \frac{n_s T_s}{T_{sw}} \left( P_{sw, T} + P_{sw, rr} + P_{cond, T} + P_{cond, D} \right)$$
(35)

When applying FSTP converter topology to ride through bridge arm open circuit fault, the number of switches  $n_s$ decreases, while the power consumption on the DC link increases. A case study is carried out in the following section.

#### VII. SIMULATION RESULTS

To verify the reliability of the proposed control strategies of FSTP GSC and RSC in DFIG-WT, simulation studies are conducted in Matlab/Simulink2017a. A 1.5MW DFIG-WT is chosen, and the system parameters are illustrated in TABLE IV. The voltage and current controller gains are listed in TABLE V, along with the DC-bus voltage deviation suppression gains for the cases with FSTP GSC and RSC.

In the simulation process, an instantaneous grid voltage drop from 100% to 50% of the rated value at 0.1s that remains for 0.1s is adopted. In addition, the wind speed drops from 15 m/s to 8 m/s at 0.6s. The supersynchronous



Fig. 8. Simulation results for the performance of FSTP GSC in DFIG-WT (a) three-phase grid voltages  $v_{gabc}$ ; (b) three-phase grid currents  $i_{gabc}$ ; (c) DCbus voltage  $V_{dc}$ ; (d) stator active and reactive power  $P_s \& Q_s$ ; (e) total output active and reactive power  $P_t \& Q_t$ ; (f) output power factor

operational mode of DFIG-WT is chosen and the rated slip value is (-0.2). The sampling time is  $5\mu$ s. The simulation results for the SSTP BTB, FSTP GSC and FSTP RSC based DFIG-WTs are displayed in Figs. 7 – 9, respectively.

After FSTP GSC is applied, the voltage controller's performance is still good enough to provide almost constant voltage supply for the RSC, as shown in Fig. 8. Besides, the DC-bus voltage fluctuation can be mitigated by either decreasing the power rating or increasing the maginitude of DC-bus voltage. Apart from the fluctuations caused by the grid voltage sag, the DC-bus voltage remains at a constant value for all cases. It can be seen that the total harmonic



Fig. 9. Simulation results for the performance of FSTP RSC in DFIG-WT (a) three-phase grid voltages  $v_{gabc}$ ; (b) three-phase grid currents  $i_{gabc}$ ; (c) DC-bus voltage  $V_{dc}$ ; (d) stator active and reactive power  $P_s \& Q_s$ ; (e) total output active and reactive power  $P_t \& Q_s$ ; (f) output power factor



Fig. 10. DC-link capacitor voltage difference suppression

distortion (THD) for SSTP GSC and that for FSTP GSC are 3.12% and 1.05%, respectively. For the FSTP RSC based DFIG-WT, some oscillations occur in the stator and total output power, resulting in some fluctuations in the DC-bus voltage (within  $\pm 10V$ ) and three-phase grid currents. Although a higher THD of 3.69% is presented in the threephase grid currents, the steady system operation is still obtained after the low voltage period and wind speed drop. On top of that, almost sinusoidal grid current waveforms are derived for all the three cases. In terms of the power factor, the performance of FSTP GSC is almost identical to that of the SSTP one. Moreover, a unity power factor can be ultimately achieved as time goes by in all the three scenarios. The DC-link capacitor voltage balancing is obtained by the proposed voltage suppression control strategy, as shown in Fig. 10(a). Furthermore, the difference between the upper and lower capacitor voltages is limited within a relatively small range (within ±10V around 0V after the grid voltage sag and wind speed step change), which is displayed in Fig. 10(b).

From the analysis above, the validity of FSTP GSC in DFIG-WT by employing the proposed control strategy is demonstrated, where a nearly constant DC-bus voltage, sinusoidal grid current waveforms and unity power factor can be derived after the converter reconfiguration is made. For RSC, its main function is regulating the stator active and reactive power, but its ability in balancing the DC-bus voltage deviation is limited. The FSTP RSC based DFIG-WT can still operate normally after the fault, and its performance can be improved by increasing the DC-bus capacitance.

In order to investigate the mechanical characteristics of the



Fig. 11. Mechanical characteristics of DFIG-WT in different operation scenarios (a) mechanical torque  $T_m$ ; (b) rotor speed  $\omega_m$ 



Fig. 12. Torque performances of FSTP RSC based DFIG-WT with different DC-bus voltage deviation suppression control proportional gains

three types of DFIG-WTs, the plots of mechanical torque and rotor speed are displayed in Fig. 11. For the SSTP BTB and FSTP GSC cases,  $T_m$  and  $\omega_m$  reach new steady values at around 0.6s after the wind speed step change. However, the fluctuations in the mechanical torque for the FSTP RSC case are apparent during the transition period. Ultimately, the steady operating state can be achieved.

The torque performance of FSTP RSC based DFIG-WT is also investigated from the aspect of changing the value of DC-bus voltage deviation suppression control proportional gain  $K_p$ . When applying different proportional gains for the DC-bus voltage difference suppression control, the respective torque performances are displayed in Fig. 12. It can be seen that the oscillation in  $T_e$  decreases with the decrease in  $K_p$ , while the tracking performance is deteriorated. Therefore, there is a tradeoff between the tracking accuracy and precision for different values of  $K_p$ .

Additionally, the power efficiencies of BTB converter by using SSTP topology, FSTP GSC, and FSTP RSC are investigated separately for the supersynchronous operation situation with the slip value of (-0.2), and the wind speed is maintained at 15m/s. The switching frequencies for both the GSC and RSC are equal to 2kHz. The average values of power efficiency  $\eta$  are displayed in TABLE VI for the three aforementioned cases, in which the effects of different proportional gains for the DC-bus deviation suppression control on  $\eta$  are investigated for FSTP GSC and RSC.

It can be seen from TABLE VI that when the commonly used SSTP BTB is applied for DFIG-WT, the power converter efficiency is 88.99%. In the fault scenario with FSTP GSC,  $\eta$  is maintained at around 91.8%. On the other hand, when applying FSTP RSC, the efficiency varies from 84.73% to 85.38% for the  $K_p$  values of 0, 0.2, 0.4, 0.6 and 0.8. Generally, the efficiency of FSTP GSC based topology is higher than that of the normal SSTP BTB, while the FSTP RSC based topology has a lower efficiency than that of SSTP BTB. Therefore, the proposed DC-bus voltage deviation suppression control method works better for FSTP GSC than FSTP RSC.

## VIII. CHIL SETUP AND RESULTS

To validate the proposed control algorithm in almost actual circumstances, the state-of-the-art real-time simulation

| TABLE VI<br>EFFICIENCY TEST RESULTS |                       |       |                   |       |       |
|-------------------------------------|-----------------------|-------|-------------------|-------|-------|
| Normal                              | Normal Case: SSTP BTB |       | $\eta = 88.99\%$  |       |       |
| Fault<br>Scenario                   | $K_p$                 | η (%) | Fault<br>Scenario | $K_p$ | η (%) |
| FSTP<br>GSC                         | 0                     | 91.79 | FSTP<br>RSC       | 0     | 85.38 |
|                                     | 0.08                  | 91.79 |                   | 0.2   | 85.23 |
|                                     | 0.16                  | 91.79 |                   | 0.4   | 85.18 |
|                                     | 0.24                  | 91.79 |                   | 0.6   | 85.29 |
|                                     | 0.32                  | 91.80 |                   | 0.8   | 84.73 |

with CHIL setup is employed at NTUA laboratory. A network that allows connections to a real hardware controller is built up, and DRTS is applied for simulating the power converter circuit in real time with a time step of around 2µs [42]. In the CHIL setup, the proposed control algorithm is validated under real conditions, where time delays and noises are presented [42]. The experimental platform setup is illustrated in Fig. 13, and the power circuits of FSTP GSC and RSC are implemented independently in CHIL test. The FSTP GSC circuit is set up by using two DC-link capacitors at the DC side. On the other hand, the FSTP RSC circuit is established with two DC voltage sources, and the rotor voltages are simulated as a three-phase voltage source. The proposed control strategies are implemented in Matlab/Simulink and uploaded to a hardware controller that is interfaced with DRTS.

The values to be used as the inputs of the controller are the three-phase grid voltages  $v_{gabc}$ , three-phase grid currents  $i_{gabc}$ , three-phase rotor currents  $i_{rabc}$ , synchronous angular frequency  $\omega_s$ , rotor electrical angular speed  $\omega_r$ , and the DC-link capacitor voltages  $V_{C1}$  and  $V_{C2}$ . After the implementation of control strategies in the controller, the control signals are generated and fed back into DRTS. For the simulated power converter circuits in DRTS software, similar parameters are used as those in the previous section.

The experimental results for the operation of FSTP GSC are illustrated in Fig. 14. Since the GSC is directly connected to the grid and no distortions are injected, the three-phase grid voltages are in perfect sinusoidal waveforms as displayed in Fig. 14(a). The three-phase grid current waveforms are shown in Fig. 14(b), and current unbalance and phase shifts can be observed, which are caused by the modelling of a phase connected to the common point in DRTS. In Fig. 14(c), a step change of DC-bus voltage from 1.4kV to 1.6kV is presented, demonstrating the performance of the control loop in GSC for the actual DC-bus voltage value to track the change in the reference value within 2 seconds. Besides, the controller performance in balancing the upper and lower DC-link capacitor voltages is validated in



Fig. 13. Experimental platform setup

Fig. 14(d), and the maximum difference between these two voltages is around 20V, which is about 1.25% of the DC-bus voltage value. Therefore, the influence of DC-link capacitor voltage unbalance on DC-bus voltage utilization rate can nearly be neglected, which fully demonstrates the validity of the proposed control algorithm in FSTP GSC.

When an open-circuit fault occurs in one of the bridge arms in RSC, the performance of the PI current controllers in the rotor-side control system is investigated.

In CHIL setup for FSTP RSC, the DC-link capacitor voltages are supplied by two DC voltage sources to omit the use of GSC. A step change in the *d*-axis rotor current reference value  $i_{rdref}$  from 0.8A to 0.3A is presented in Fig. 15. It is observed from Fig. 15(a) that the actual d-axis rotor current  $i_{rd}$  tracks the reference value within a short time period and the rotor active power  $P_r$  also changes instantly as illustrated in Fig. 15(c), and it drops from 0.6kW to 0.2kW at the time of change in  $i_{rd}$ .



Fig. 14. Experimental results for FSTP GSC (a) three-phase grid voltages  $V_{gabc}$  (kV); (b) three-phase grid currents  $I_{gabc}$  (kA); (c) DC-bus voltage  $V_{dc}$  (kV) from 1.4kV to 1.6kV; (d) DC-link capacitor voltages  $V_{C1}$ ,  $V_{C2}$  (V)



Fig. 15. Experimental results for (a)  $i_{rd}$  (A), (b)  $i_{rq}$  (A), (c)  $P_r$  (kW) and (d)  $Q_r$  (kVar) with the step change of  $i_{rd,ref}$  from 0.8A to 0.3A

# IX. COMPARISON BETWEEN EXPERIMENTAL AND SIMULATION RESULTS

Compared with the results derived in Matlab simulations, there are unbalance and phase shifts in the three-phase grid currents in the experiment because of the modelling of phase connection to the common point in DRTS. In addition, the DC-bus voltage value is slightly reduced to mitigate the voltage stress on DC-link capacitors. Meanwhile, the voltage balance is achieved, with a difference of about 20V between the upper and lower capacitor voltages, while the corresponding value is 10V in the simulation results. Moreover, the tracking performance of rotor active power is verified in CHIL results, instead of stator active power in the simulation study, as the performances of FSTP GSC and RSC are individually verified. Furthermore, good tracking performances of  $V_{dc}$ ,  $i_{rd}$  and  $P_r$  are validated in CHIL setup. However, fluctuations in the rotor currents are more significant than those in the simulation study.

### X. CONCLUSION

In this paper, a highly reliable BTB power converter for DFIG-WT is proposed without employing redundant power switches for post-fault operation with an open-circuited bridge arm. A simplified SVPWM technique is utilized in this work by calculating the unified duty ratios for the remaining four switches, where the elimination of sector identification and complex trigonometric calculations is achieved. Besides, a DC-bus voltage deviation suppression control method is proposed, and the effects of changing the proportional gain on the torque performance are studied. Moreover, the BTB converter power loss model is analysed in detail, with the efficiency study carried out in different operating scenarios. According to the theoretical deduction, simulation study and experimental verifications, the key features of the proposed FSTP BTB converter in DFIG-WT can be summarized as

(1) Nearly sinusoidal three-phase grid current waveforms, constant DC-bus voltage, and unity output power factor are kept. (2) The difference between  $V_{C1}$  and  $V_{C2}$  is maintained within a small range. (3) A suitable proportional gain of DC-bus voltage deviation suppression control should be chosen for FSTP RSC to reach the trade-off between the torque tracking accuracy and precision. (4) A high power conversion efficiency is achieved for FSTP GSC based DFIG-WT with the proposed voltage deviation suppression control strategy. (5) Effective control of output power is demonstrated in Matlab/Simulink for all the three cases. (6) Excellent tracking performance for the DC-bus voltage, rotor active and reactive power are derived in CHIL setup.

With the proposed fault-tolerant BTB converter topology, a substantial number of unexpected WT strikes can be avoided, which is significant for improving the overall reliability of DFIG-WTs. Additionally, it is a promising strategy for minimizing the times of maintenance for offshore WTs to save cost and reduce risks during the maintenance process.

#### ACKNOWLEDGEMENT

This work has been achieved using the ERIGrid Research Infrastructure and is part of a project that has received funding from the European Union's Horizon 2020 Research and Innovation Programme under the Grant Agreement No. 654113. The support of the European Research Infrastructure ERIGrid and its partner SmartRUE, ICCS-NTUA is very much appreciated.

This work is also supported by the State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources under Grant LAPS17022.

#### REFERENCES

- V. Yaramasu, B. Wu, P. C. Sen, S. Kouro, and M. Narimani, "Highpower wind energy conversion systems: State-of-the-art and emerging technologies," *Proceedings of the IEEE*, vol. 103, no. 5, pp. 740-788, 2015.
- [2] M. Liserre, R. Cardenas, M. Molinas, and J. Rodriguez, "Overview of Multi-MW Wind Turbines and Wind Parks," *IEEE Transactions on Industrial Electronics*, vol. 58, no. 4, pp. 1081-1095, 2011.
- [3] Y. Hu, R. Zeng, W. Cao, J. Zhang, and S. J. Finney, "Design of a Modular, High Step-Up Ratio DC–DC Converter for HVDC Applications Integrating Offshore Wind Power," *IEEE Transactions on Industrial Electronics*, vol. 63, no. 4, pp. 2190-2202, 2016.
- [4] P. Tavner, "How Are We Going to Make Offshore Wind Farms More Reliable?," in 2011 SUPERGEN Wind General Assembly, Durham University, United Kingdom, 2011.
- [5] R. Cardenas, R. Pena, S. Alepuz, and G. Asher, "Overview of Control Systems for the Operation of DFIGs in Wind Energy Applications," *IEEE Transactions on Industrial Electronics*, vol. 60, no. 7, pp. 2776-2798, 2013.
- [6] L. Xu, "Coordinated Control of DFIG's Rotor and Grid Side Converters During Network Unbalance," *IEEE Transactions on Power Electronics*, vol. 23, no. 3, pp. 1041-1049, 2008.
- [7] J. Hu, H. Xu, and Y. He, "Coordinated Control of DFIG's RSC and GSC Under Generalized Unbalanced and Distorted Grid Voltage Conditions," *IEEE Transactions on Industrial Electronics*, vol. 60, no. 7, pp. 2808-2819, 2013.
- [8] A.Yarahmadi, D.A.Khaburi, and H.Behnia, "Direct Virtual Torque Control of DFIG Grid Connection Using Indirect Matrix Converter," presented at the Power Electronics and Drive Systems Technology (PEDSTC), 2012 3rd, Tehran, Iran, 2012.
- [9] A. Khajeh, R. Ghazi, and M. H. Abardeh, "Implementation of the Maximum Power Point Tracking Algorithm on Indirect Matrix Converter Controlled DFIG wind Turbine," presented at the Renewable Energy & Distributed Generation (ICREDG), 2016 Iranian Conference on, Mashhad, Iran, 2016.
- [10] Q. Sun, J. Zhou, J. M. Guerrero, and H. Zhang, "Hybrid Three-Phase/Single-Phase Microgrid Architecture With Power Management Capabilities," *IEEE Transactions on Power Electronics*, vol. 30, no. 10, pp. 5964-5977, 2015.
- [11] R. Cardenas, E. Espina, J. Clare, and P. Wheeler, "Self-Tuning Resonant Control of a Seven-Leg Back-to-Back Converter for Interfacing Variable-Speed Generators to Four-Wire Loads," *IEEE Transactions on Industrial Electronics*, vol. 62, no. 7, pp. 4618-4629, 2015.
- [12] A. Calle-Prado, S. Alepuz, J. Bordonau, P. Cortes, and J. Rodriguez, "Predictive Control of a Back-to-Back NPC Converter-Based Wind Power System," *IEEE Transactions on Industrial Electronics*, vol. 63, no. 7, pp. 4615-4627, 2016.
- [13] G. Chen and X. Cai, "Adaptive Control Strategy for Improving the Efficiency and Reliability of Parallel Wind Power Converters by Optimizing Power Allocation," *IEEE Access*, vol. 6, pp. 6138-6148, 2018.

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/TIA.2019.2892925, IEEE Transactions on Industry Applications

- [14] Handbook for Robustness Validation of Automotive Electrical/Electronic Modules. Frankfurt, Germany: ZVEL, 2008.
- [15] W. Zhang, D. Xu, P. N. Enjeti, H. Li, J. T. Hawke, and H. S. Krishnamoorthy, "Survey on Fault-Tolerant Techniques for Power Electronic Converters," *IEEE Transactions on Power Electronics*, vol. 29, no. 12, pp. 6319-6331, 2014.
- [16] U.-M. Choi, K.-B. Lee, and F. Blaabjerg, "Diagnosis and Tolerant Strategy of an Open-Switch Fault for T-Type Three-Level Inverter Systems," *IEEE Transactions on Industry Applications*, vol. 50, no. 1, pp. 495-508, 2014.
- [17] Z. Zeng, W. Zheng, and R. Zhao, "Space-Vector-Based Hybrid PWM Strategy for Reduced DC-Link Capacitor Current Stress in the Post-Fault Grid-Connected Three-Phase Rectifier," *IEEE Transactions on Industrial Electronics*, vol. 63, no. 8, pp. 4989-5000, 2016.
- [18] R. L. de Araujo Ribeiro, C. B. Jacobina, E. R. C. da Silva, and A. M. N. Lima, "Fault-Tolerant Voltage-Fed PWM Inverter AC Motor Drive Systems," *IEEE Transactions on Industrial Electronics*, vol. 51, no. 2, pp. 439-446, 2004.
- [19] H. W. V. D. BROECK and J. D. V. WYK, "A Comparative Investigation of a Three-Phase Induction Machine Drive with a Component Minimized Voltage-Fed Inverter under Different Control Options," *IEEE Transactions on Industry Applications*, vol. IA-20, no. 2, pp. 309-320, 1984.
- [20] M. B. de Rossiter Correa, C. B. Jacobina, E. R. C. da Silva, and A. M. N. Lima, "A General PWM Strategy for Four-Switch Three-Phase Inverters," *IEEE Transactions on Power Electronics*, vol. 21, no. 6, pp. 1618-1627, 2006.
- [21] T.-S. Lee and J.-H. Liu, "Modeling and Control of a Three-Phase Four-Switch PWM Voltage-Source Rectifier in d-q Synchronous Frame," *IEEE Transactions on Power Electronics*, vol. 26, no. 9, pp. 2476-2489, 2011.
- [22] F. Blaabjerg, D. O. Neacsu, and J. K. Pedersen, "Adaptive SVM to Compensate DC-Link Voltage Ripple for Four-Switch Three-Phase Voltage-Source Inverters," *IEEE Transactions on Power Electronics*, vol. 14, no. 4, pp. 743-752, 1999.
- [23] G. L. Peters, G. A. Covic, and J. T. Boys, "Eliminating output distortion in four-switch inverters with three-phase loads," *IEE Proceedings - Electric Power Applications*, vol. 145, no. 4, pp. 326-332, 1998.
- [24] K. Jaehong, H. Jinseok, and N. Kwanghee, "A Current Distortion Compensation Scheme for Four-Switch Inverters," *IEEE Transactions* on Power Electronics, vol. 24, no. 4, pp. 1032-1040, 2009.
- [25] R. Wang, J. Zhao, and Y. Liu, "A Comprehensive Investigation of Four-Switch Three-Phase Voltage Source Inverter Based on Double Fourier Integral Analysis," *IEEE Transactions on Power Electronics*, vol. 26, no. 10, pp. 2774-2787, 2011.
- [26] Z. Zeng, W. Zheng, and R. Zhao, "Performance Analysis of the Zero-Voltage Vector Distribution in Three-Phase Four-Switch Converter Using a Space Vector Approach," *IEEE Transactions on Power Electronics*, vol. 32, no. 1, pp. 260-273, 2017.
- [27] Z. Zeng, C. Zhu, X. Jin, W. Shi, and R. Zhao, "Hybrid Space Vector Modulation Strategy for Torque Ripple Minimization in Three-Phase Four-Switch Inverter-Fed PMSM Drives," *IEEE Transactions on Industrial Electronics*, vol. 64, no. 3, pp. 2122-2134, 2017.
- [28] G.-T. Kim and T. A. Lipo, "VSI-PWM Rectified Inverter System with a Reduced Switch Count," *IEEE Transactions on Industry Applications*, vol. 32, no. 6, pp. 1331-1337, 1996.
- [29] J. O. Estima and A. J. M. Cardoso, "Fast Fault Detection, Isolation and Reconfiguration in Fault-Tolerant Permanent Magnet Synchronous Motor Drives," presented at the Energy Conversion Congress and Exposition (ECCE), 2012 IEEE, Raleigh, NC, USA, 2012.
- [30] N. M. A. Freire and A. J. M. Cardoso, "Fault-Tolerant Converter for AC Drives using Vector-Based Hysteresis Current Control," presented at the Diagnostics for Electric Machines, Power Electronics and Drives (SDEMPED), 2013 9th IEEE International Symposium on, Valencia, Spain, 2013.
- [31] N. M. A. Freire and A. J. M. Cardoso, "A Fault-Tolerant Direct Controlled PMSG Drive for Wind Energy Conversion Systems," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 2, pp. 821-834, 2014.

- [32] W. Sae-Kok, D. M. Grant, and B. W. Williams, "System reconfiguration under open-switch faults in a doubly fed induction machine," *IET Renewable Power Generation*, vol. 4, no. 5, pp. 458-470, 2010.
- [33] K. Ni, Y. Hu, Y. Liu, and D. Yu, "Rotor-Side Converter Reconfiguration Using Four-Switch Three-Phase Topology in DFIG-WT for Fault-Tolerant Purpose," presented at the Transportation Electrification Asia-Pacific (ITEC Asia-Pacific), 2017 IEEE Conference and Exp, Harbin, China, 2017.
- [34] W. Li, G. Li, K. Ni, Y. Hu, and X. Li, "Sensorless Control of Late-Stage Offshore DFIG-WT with FSTP Converters by Using EKF to Ride through Hybrid Faults," *Energies*, vol. 10, no. 12, 2017.
- [35] N. M. A. Freire, J. O. Estima, and A. J. Marques Cardoso, "Open-Circuit Fault Diagnosis in PMSG Drives for Wind Turbine Applications," *IEEE Transactions on Industrial Electronics*, vol. 60, no. 9, pp. 3957-3967, 2013.
- [36] H. Zhao and L. Cheng, "Open-circuit faults diagnosis in back-to-back converters of DF wind turbine," *IET Renewable Power Generation*, vol. 11, no. 4, pp. 417-424, 2017.
- [37] W.-S. Im, J.-M. Kim, D.-C. Lee, and K.-B. Lee, "Diagnosis and Fault-Tolerant Control of Three-Phase AC–DC PWM Converter Systems," *IEEE Transactions on Industry Applications*, vol. 49, no. 4, pp. 1539-1547, 2013.
- [38] B. Mirafzal, "Survey of Fault-Tolerance Techniques for Three-Phase Voltage Source Inverters," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 10, pp. 5192-5202, 2014.
- [39] Y.-C. Liu, X.-L. Ge, J. Zhang, and X.-Y. Feng, "General SVPWM strategy for three different four-switch three-phase inverters," *Electronics Letters*, vol. 51, no. 4, pp. 357-359, 2015.
- [40] Z. Zeng, W. Zheng, R. Zhao, C. Zhu, and Q. Yuan, "Modeling, Modulation and Control of the Three-Phase Four-Switch PWM Rectifier under Balanced Voltage," *IEEE Transactions on Power Electronics*, vol. 31, no. 7, pp. 4892-4905, 2016.
- [41] F. Baneira, J. Doval-Gandoy, A. G. Yepes, O. Lopez, and D. Perez-Estevez, "Comparison of Postfault Strategies for Current Reference Generation for Dual Three-Phase Machines in Terms of Converter Losses," *IEEE Transactions on Power Electronics*, vol. 32, no. 11, pp. 8243-8246, 2017.
- [42] M. Maniatopoulos, D. Lagos, P. Kotsampopoulos, and N. Hatziargyriou, "Combined control and power hardware in-the-loop simulation for testing smart grid control algorithms," *IET Generation*, *Transmission & Distribution*, 2017.



Kai Ni (S'17) was born in Jiangsu, China. He received the B.Eng. (Hons) degree in Electrical Engineering and Automation from Xi'an Jiaotong Liverpool University, Suzhou, China, and Electrical Engineering from University of Liverpool, Liverpool, UK, in 2016. He is currently pursuing the Ph.D. degree at the University of Liverpool. His research interests include operation and control of doubly-fed induction machines, power electronic converters, and power systems.



**Yihua Hu** (SM'15, M'13) received the B.S. degree in electrical motor drives in 2003, and the Ph.D. degree in power electronics and drives in 2011, both from China University of Mining and Technology, Jiangsu, China. Between 2011 and 2013, he was with the College of Electrical Engineering, Zhejiang University as a Postdoctoral Fellow. Between November 2012 and February 2013, he was an academic visiting scholar with the School of Electrical and Electronic Engineering,

Newcastle University, Newcastle upon Tyne, UK. Between 2013 and 2015, he worked as a Research Associate at the power electronics and motor drive group, the University of Strathclyde. Currently, he is a Lecturer at the Department of Electrical Engineering and Electronics, University of Liverpool (UoL). He has published more than 35 peer reviewed technical papers in leading journals. His research interests include PV generation system, power electronics converters & control, and electrical motor drives.



**Dimitris T. Lagos** received the Diploma degree in electrical and computer engineering from the National Technical University of Athens (NTUA) in 2015, where he is currently pursuing the Ph.D. degree with the Electric Power Division, NTUA and works as a Researcher. His research interests are real time simulations (hardware in the loop), distributed generation, and microgrids. He has been

a member of the Technical Chamber of Greece since 2015.



**Guipeng Chen** (M'18) received the B.E.E. degree in electrical engineering from Zhejiang University, Hangzhou, China, in 2011, and the Ph.D. degree in power electronics and electric drives from the College of Electrical Engineering, Zhejiang University, in 2017. During the PHD study, he joined Fuji Electric Matsumoto Factory as a summer intern in 2014 and was invited to the University of Liverpool as a research assistant for a half-year program from July 2016. He is currently

working as a Postdoc at the Instrument Science and Technology Postdoc Center, School of Aerospace Engineering, Xiamen University, China. His current research interests include automatic topology derivation of dc-dc converters and fault-tolerant converters.



Zheng Wang (S'05–M'09-SM'14) received the B.Eng. and M.Eng. degrees from Southeast University, Nanjing, China, in 2000 and 2003, respectively, and the Ph.D. degree from The University of Hong Kong, Hong Kong, in 2008, all in electrical engineering. From 2008 to 2009, he was a Postdoctoral Fellow in Ryerson University, Toronto, ON, Canada. He is currently a full Professor in the School of Electrical Engineering, Southeast University, China. His research interests

include electric drives, power electronics, and distributed generation. He has authored or coauthored over 80 internationally refereed papers and four books in these areas.

Prof. Wang received several academic awards including IEEE PES Chapter Outstanding Engineer Award, Best Paper Award of International Conference on Electrical Machines and Systems (ICMES), Best Session Paper Award of IEEE Annual Meeting of Industrial Electronics (IECON), and Nanjing Outstanding Paper Award of Natural Science.



Xinhua Li was born in Xinjiang, China. He received the BEng degree in Electrical Engineering from Beijing Forestry University, Beijing, China, in 2015. He is currently working toward the Ph.D. degree in electrical engineering at University of Liverpool. His research interests include smart grid management, optical detection and novel three-dimensional (3D) imaging technologies.