Japanese Journal of Applied

The Japan Society of Applied Physics

### **REGULAR PAPER**

Physics

## InGaN/(GaN)/AIGaN/GaN normally-off metal-oxide-semiconductor highelectron mobility transistors with etched access region

To cite this article: Dagmar Gregušová et al 2019 Jpn. J. Appl. Phys. 58 SCCD21

View the article online for updates and enhancements.



# InGaN/(GaN)/AIGaN/GaN normally-off metal-oxide-semiconductor high-electron mobility transistors with etched access region

Dagmar Gregušová<sup>1\*</sup>, Lajos Tóth<sup>2</sup>, Ondrej Pohorelec<sup>1</sup>, Stanislav Hasenöhrl<sup>1</sup>, Štefan Haščík<sup>1</sup>, Ildikó Cora<sup>2</sup>, Zsolt Fogarassy<sup>2</sup>, Roman Stoklas<sup>1</sup>, Alena Seifertová<sup>1</sup>, Michal Blaho<sup>1</sup>, Agáta Laurenčíková<sup>1</sup>, Tatsuya Oyobiki<sup>3</sup>, Béla Pécz<sup>2</sup>, Tamotsu Hashizume<sup>3</sup>, and Ján Kuzmík<sup>1\*</sup>

<sup>1</sup>Institute of Electrical Engineering Slovak Academy of Sciences, Dúbravska cesta 9, 841 04 Bratislava, Slovakia <sup>2</sup>Institute for Technical Physics and Material Science, Centre for Energy Research, H-1525 Budapest, Hungary <sup>3</sup>Research Center for Integrated Quantum Electronics, Hokkaido Univ., Sapporo 060-0814, Japan

\*E-mail: dagmar.gregusova@savba.sk; jan.kuzmik@savba.sk

Received December 14, 2018; accepted January 23, 2019; published online May 20, 2019

The proposal and processing aspects of the prove-of-concept InGaN/GaN/AIGaN/GaN metal-oxide-semiconductor (MOS) high-electron mobility transistor with etched access regions are addressed. Full strain and decent quality of the epitaxial system comprising 4 nm  $In_{0.16}Ga_{0.84}N/3$  nm GaN/5 nm  $AI_{0.27}Ga_{0.73}N$  are observed using a high-resolution transmission-electron microscopy and by deformation profile extractions. Large negative polarization charge in the MOS gate stack provides the HEMT normally-off operation, while free electrons are populated at access regions after etching. Consecutive passivation by 10 nm  $AI_2O_3$  together with annealing at 300 °C improved the  $AI_2O_3$ /semiconductor interface, with the threshold voltage ( $V_7$ ) reaching 1 V. Improvements of the present concept in comparison to the previous one with a gate recess were proved by showing the decreased drain leakage current and increased breakdown voltage. © 2019 The Japan Society of Applied Physics

#### 1. Introduction

Increase of a positive threshold voltage  $(V_T)$  in GaN-based transistors is needed for safe operation of high-performance switches and logic circuits.<sup>1-9)</sup> Several methods were successfully applied to manipulate  $V_T$  in true high-electron mobility transistors (HEMTs) without removing a quantum well (QW) high-mobility channel. Among them are fluoride implantation to barrier,<sup>1)</sup> p-GaN capping,<sup>2,3)</sup> gate stack polarization engineering,<sup>4-6)</sup> or reduction of a surface donors density.<sup>7,8)</sup> In these concepts an additional negative charge is introduced in a gate region and consequently an energetic band structure is raised while electrons are depleted from the QW. Among these methods, taking into account a high negative polarization charge at possible hetero-junctions such as InGaN/GaN,<sup>10)</sup> surprisingly less effort was invested in exploring polarization engineering. In contrast, in a more matured concept of p-GaN capping, only limited activation of Mg could be expected.<sup>11,12)</sup> As pointed out by us recently, setting a high  $V_T$  can be achieved by combining polarization engineering and increasing the oxide thickness in the metaloxide-semiconductor (MOS) gate stack.<sup>6)</sup> Still, several issues remain to be solved in the reported gate-recessed polarization-engineered n<sup>+</sup> GaN/InGaN/AlGaN/GaN normally-off MOS HEMT: the need for supplemental p-doping, and testing of the alternative InGaN/(GaN)/AlGaN/GaN heterostructure with access region etching.<sup>6)</sup> In this way, by combining polarization and p-doping,<sup>13)</sup> an unprecedented hole concentration and predictive  $V_T$  scalability above +5 V can be expected.<sup>6)</sup> On the other hand, avoiding gate recess may provide a less spoiled MOS interface with more stable  $V_{T}$ ,<sup>14)</sup> while removing InGaN at access regions may lead to lower drain leakage and higher breakdown voltage.<sup>6,15)</sup> However, carefully controlled removal of the capping layer with consecutive surface passivation of the AlGaN surface is needed to provide HEMT low access resistance, similarly as in conventional p-GaN/AlGaN/GaN HEMTs.<sup>16)</sup> Special concerns may arise also due to possible leakage current along the etched sidewalls of the gate region.<sup>17)</sup> Moreover, proper

design of the InGaN/(GaN)/AlGaN/GaN heterostructure must avoid possible relaxation of the strained InGaN layer.<sup>18)</sup>

In the present work, we study InGaN/GaN/AlGaN/GaN normally-off MOS HEMTs with etched access region. 3 nm thin GaN is introduced between InGaN and AlGaN to provide a tolerance for the etch termination, and for better control of the composition. The heterostructure is grown using metal-organic-chemical-vapor deposition (MOCVD), while high-resolution transmission-electron microscopy (HRTEM) is used to monitor strain evolution in the stack. No p-doping is applied in the present study; focus is given to processing steps. In particular, the Al<sub>2</sub>O<sub>3</sub> passivation layer is introduced at access regions after the etching, which is followed by rapid thermal annealing (RTA) to remove the plasma-induced damage.<sup>13,19</sup> Devices and sequential processing steps are studied using *dc* current–voltage characterizations.

#### 2. Experimental methods

The epi-structure was grown by MOCVD using a AIXTRON  $3 \times 2$  CCS system on a sapphire substrate starting with a lowtemperature GaN nucleation layer, 1.6  $\mu$ m thick C-doped GaN buffer and 200 nm un-doped GaN channel layers. Following QW growth was set to provide a 1 nm AlN spike, 5 nm  $Al_{0.27}Ga_{0.73}N$ , 3 nm GaN, and 4 nm  $In_{0.16}Ga_{0.84}N$  on top. The calculated energy band diagram using a Schrödinger–Poisson equation solver<sup>20)</sup> and the device schematic view are shown in Fig. 1. The channel is fully depleted under the gate as the energy diagram is raised up by the highdensity negative polarisation charge reaching  ${\sim}4\times10^{13}\,\text{cm}^{-2}$  combining both interfaces of the InGaN/ GaN/AlGaN system, see Fig. 1(a). On the other hand, after the etching as theoretically predicted in Fig. 1(b), access regions become fully populated with free electron density reaching  $\sim 1 \times 10^{13}$  cm<sup>-2</sup>. Thus, this will minimise access resistances and calculated sheet resistance was about 610  $\Omega$ / . Moreover, removing the low-band gap InGaN at access regions, see Fig. 1(c), may have also additional positive consequences, by increasing the device breakdown voltage





Fig. 1. (Color online) Calculated energy band diagram in the (a) gate stack cross-section and (b) cross-section of the etched access region, together with the electron density in populated QW. (c) Schematic view of the processed HEMT. Arrow in (a) points to the calculated density of the negative polarization charge ( $\sim 4 \times 10^{13} \text{ cm}^{-2}$ ).

and by decreasing the possibility for detrimental drain leakage current. This will be studied in our following experiments. As a reference sample, also an uncapped Al<sub>0.27</sub>Ga<sub>0.73</sub>N(5 nm)/AlN(1 nm)/GaN QW has been grown and characterised by Hall experiment.

For structural and strain analysis, after the cross sectional preparation, the Ar ion milled specimens were studied in a HRTEM (JEOL 3010) as well as in an aberration corrected TEM (FEI Themis). The obtained HRTEM images were analysed by the method of Refs. 21,22 to quantitatively determine the strain field in the heteroepitaxial structure. Phase images were calculated from the raw HRTEM image using the signed reflections on the FFT image and using a reference area in the GaN layer. Elemental composition of studied samples was obtained by energy dispersive spectroscopy (EDS).

By device processing, mesa definition was performed by SiCl<sub>4</sub>-based plasma etching, Ti/Al/Ni/Au ohmic contacts were formed 16  $\mu$ m apart and annealed at 750 °C. 3  $\mu$ m long and 60  $\mu$ m wide photoresist mask was applied by depositing a 10 nm thick Al<sub>2</sub>O<sub>3</sub> gate insulation in an atomiclayer deposition (ALD) system using trimethylaluminium and water at 100 °C. No particular InGaN surface treatment was applied prior to ALD. Next, Ni/Au metal together with the oxide was lifted-off to form the self-aligned MOS gates.<sup>8,9)</sup> Access region etching was performed using SiCl<sub>4</sub>:SF<sub>6</sub> (4:1) gas mixture in the inductive-coupled plasma reactive-ion etching (ICP RIE) system at 2.7 Pa keeping selfinduced bias of about 75 V. The etching process (InGaN removal and reaching of the AlGaN surface) was calibrated by measuring the heterostructure sheet resistance using the transmission-line method (TLM) structure and/or by measuring the etching depth by AFM. Passivating 10 nm thick Al<sub>2</sub>O<sub>3</sub> was again grown by ALD. RTA at 300 °C for 10 min finalized the processing. dc I-V characterizations were performed using a Keithley 4200 SCS.

#### 3. **Results and discussion**

<u>5</u>

While a normally-off heterostructure was too resistive for the Hall experiment, the reference Al<sub>0.27</sub>Ga<sub>0.73</sub>N(5 nm)/AlN(1 nm)/GaN QW showed free electron concentration of  $1 \times 10^{13} \text{ cm}^{-2}$  and mobility of  $650 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ . We assume that also in this case the data are influenced by the vicinity of the surface.

As shown in Fig. 2, the structure of the InGaN/GaN/ AlGAN/GaN layer stack was found epitaxial with no lattice defects observed except some threading dislocations originated at the GaN/sapphire interface. The low-temperature deposited ALD oxide film under the gate was amorphous but rapidly crystallized under the focused electron beam.

The deformation maps of Fig. 2(a) were calculated by GPA software implemented into Digital Micrograph.<sup>23)</sup> It is shown that the in-plane deformation profile does not change relative to the GaN ( $\varepsilon_{xx}$  of the strain tensor) but significant strain is observed in the normal direction ( $\varepsilon_{vv}$ ). The lattice of the InGaN layer was extended by 3%-4%, while that of AlGaN is shrunken by about 2%. That finding proves fully strained layers are needed for our concept. The profile of the thin AlN spike between GaN and AlGaN was found to be sharper in the aberration corrected microscope because of its better resolution and less delocalization. About 2 nm wide transitions were observed at the interfaces. The deformation profile gained from GPA in the vertical direction follows the chemical variations of the EDS profile of the grown layers shown in Fig. 2(b).

As expected, Fig. 3 shows TLM sheet resistance dropping from  $\sim 10 \text{ M}\Omega/\Box$  of the virgin structure down to  $\sim 10 \text{ k}\Omega/\Box$ after removing InGaN. The sheet resistance dropped further down to  $\sim 3 \text{ k}\Omega/\Box$  after passivation and annealing, but was still inferior to  $\sim 1.2 \text{ k}\Omega/\Box$  of the reference un-passivated AlGaN/GaN. This may be a consequence of an un-sufficient duration of etching, leaving some GaN (or even InGaN) still in place. In future, the ambiguity of the etching may be



**Fig. 2.** (Color online) (a) A HRTEM image in the [11–20] crystallographic zone taken from the top of the sample with corresponding FFT image and deformations maps. (b) EDS elemental analysis. The local strain/deformation variations are obtained with GPA (resolution: about 1 nm). The colored figures show the two main components of the strain tensor,  $\varepsilon_{yy}$  (out-of-plane [001] deformation) and  $\varepsilon_{xx}$  (in-plane [1–10] deformation), respectively, calculated using phase images. Phase images (not presented here) were calculated from raw HRTEM image using the signed reflections on FFT image and using a reference area in the GaN layer (signed with white stripped rectangles in the in-plane deformation map).

solved by introducing an AlN etch-stop layer;<sup>24)</sup> nevertheless present data are fully sufficient for testing the viability of the proposed new concept.

Figure 4 shows evolution of transfer characteristics after consecutive processing steps, by sweeping I-Vs from the offstate to on-state and back, with  $V_{DS} = 8$  V. In all cases, a right-hand shift in  $I_{DS}$  was observed during the backward sweep towards the off-state. A particularly large  $I_{DS}$  hysteresis and  $V_T \sim 0$  V was observed after the etching, which was the HEMT initial vital stage, after only marginal current of the virgin (un-etched) device. Large hysteresis is often a consequence of deep levels and trapping in the MOS gate stack, particularly in normally-off HEMTs,<sup>25,26)</sup> and increases with applied  $V_{GS}$ .<sup>27–29)</sup> After the passivation hysteresis was largely eliminated, most likely because of decreased  $V_T$  and low  $V_{GS}$  of the normally-on operation.<sup>25)</sup> Still after the post-deposition RTA, HEMTs become normally-off again ( $V_T$  reached ~ 1 V), while hysteresis remained marginal. Low trapping indicated that RTA at 300 °C was successful by forming the gate MOS interface even though low-temperature ALD may leave more traps.<sup>30)</sup> On the other hand, increased gate leakage after RTA may be responsible for a less effective controllability of the HEMT and decreased maximal drain current. Also of interest is the evolution of  $V_T$ ,



**Fig. 3.** (Color online) TLM data of the reference un-passivated D-mode AlGaN/GaN HEMT, E-mode InGaN/GaN/AlGaN/GaN MOS HEMT after etching InGaN at access regions and after passivation and annealing.



**Fig. 4.** (Color online) Transfer and gate characteristics of the InGaN/GaN/ AlGaN/GaN MOS HEMT at different processing steps: virgin epi-structure, after etching InGaN, after passivation and after passivation and annealing.



**Fig. 5.** (Color online) InGaN/GaN/AlGaN/GaN MOS HEMT output characteristics after passivation and annealing.

which may follow the state of the vertical walls of the etched/ passivated gate island, similarly as observed in p-GaN HEMTs.<sup>16,17)</sup> Obviously, the passivation process of the present devices is of great importance and different recipes may be needed for optimized passivation and gate insulation. This was also observed by measuring the three-terminal  $I_{GS}$ characteristics during our processing sequence, when the lowest leakage current did not necessarily mean the best



**Fig. 6.** (Color online) Off-state characteristics (with grounded gate) of the InGaN/GaN/AlGaN/GaN MOS HEMT with etched access region compared with gate-recessed HEMT.

HEMT sub-threshold characteristics with less trapping and the highest  $V_T$ .

Finally, in Figs. 5 and 6 we show output and off state (with grounded gate) characteristics of the processed normally-off InGaN/GaN/AlGaN/GaN HEMTs with the etched access region. Devices show decent output characteristics which however were limited with still high sheet resistance at access regions. On the other hand, fair improvements in the drain leakage current and the breakdown voltage (beyond the measuring range of Keithley 4200 SCS) if compared with the analogous gate-recessed HEMT has been recorded, proving viability of the present concept.

#### 4. Conclusions

In conclusion we demonstrated a prove-off-concept of the normally-off InGaN/GaN/AIGaN/GaN MOS HEMTs with etched access region. Advancement in respect to the previous gate-recess concept is explained and verified. We have pointed to different technological aspects which need further optimization.

#### Acknowledgments

This work was supported in part by Slovak Agency for R&D, project no. APVV-15–0031, V4-Japan Joint Call on Advanced Materials and the International Visegrad Fund and by the VEGA project 2/0012/18. The research was also supported in Hungary by the grants no. 118201 and VEKOP-2.3.3-15-2016-00002.

#### **ORCID** iDs

Dagmar Gregušová D https://orcid.org/0000-0001-8564-1904

Roman Stoklas (1) https://orcid.org/0000-0003-4643-830X Ján Kuzmík (1) https://orcid.org/0000-0003-3833-9344

C.-T. Chang, T.-H. Hsu, E. Y. Chang, Y.-C. Chen, H.-D. Trinh, and K. J. Chen, Electronics Lett. 46, 1280 (2010).

O. Hilt, P. Kotara, F. Brunner, A. Knauer, R. Zhytnytska, and J. Würfl, IEEE Trans. Electron Devices 60, 3084 (2013).

B. Bakeroot, A. Stockman, N. Posthuma, S. Stoffels, and S. Decoutere, IEEE Trans. Electron Devices 65, 79 (2018).

T. Mizutani, M. Ito, S. Kishimoto, and F. Nakamura, IEEE Electron Dev. Lett. 28, 549 (2007).

T. Mizutani, H. Yamada, S. Kishimoto, and F. Nakamura, J. Appl. Phys. 113, 034502 (2013).

- 7) D. Gregušová et al., Appl. Phys. Lett. 104, 013506 (2014).
- M. Blaho, D. Gregušová, Š. Haščík, M. Jurkovič, M. Ťapajna, K. Fröhlich, J. Dérer, J.-F. Carlin, N. Grandjean, and J. Kuzmik, Phys. Stat. Solidi. A 212, 1086 (2015).
- 9) M. Blaho et al., Semicond. Sci. Technol. 31, 06511 (2016).
- 10) O. Ambacher et al., J. Phys.: Condens. Matter 14, 3399 (2002).
- M. Ťapajna, O. Hilt, E. Bahat-Treidel, J. Würfl, and J. Kuzmik, IEEE Electron Dev. Lett. 37, 385 (2016).
- 12) M. Ťapajna, O. Hilt, E. Bahat-Treidel, J. Würfl, and J. Kuzmík, Appl. Phys. Lett. 107, 193506 (2015).
- 13) A. Nakajima, P. Liu, M. Ogura, T. Makino, K. Kakushima, S. Nishizawa, H. Ohashi, S. Yamasaki, and H. Iwai, J. Appl. Phys. 115, 153707 (2014).
- 14) T. Hashizume, K. Nishiguchi, S. Kaneki, J. Kuzmík, and Z. Yatabe, Materials Science in Semiconductor Processing 78, 85 (2018).
- 15) M. Jurkovič, D. Gregušová, V. Palankovski, Š. Haščík, M. Blaho, K. Čičo, K. Fröhlich, J.-F. Carlin, N. Grandjean, and J. Kuzmik, IEEE Electron Dev. Lett. 34, 432 (2013).
- 16) T.-L. Wu, B. Bakeroot, H. Liang, N. Posthuma, S. You, N. Ronchi,
- S. Stoffels, D. Marcon, and S. Decoutere, IEEE Electron Dev. Lett. **38**, 1696 (2017).

- 17) A. Stockman, E. Canato, A. Tajalli, M. Meneghini, G. Meneghesso, E. Zanoni, P. Moens, and B. Bakeroot, Proc. IEEE Int. Reliability Physics Symp., 2018, Proc. IEEE Int. Reliability Physics Symp., 2018 4B.5–1.
- 18) H. Ye, P. Lu, Z. Yu, Z. Chen, B. Jia, H. Feng, and Y. Liu, Superlattices Microstruct. 48, 58 (2010).
- 19) J. Kuzmík, P. Javorka, M. Marso, and P. Kordoš, Semicond. Sci. Technol. 17, L76 (2002).
- 20) I.-H. Tan, G. L. Snider, and E. L. Hu, J. Appl. Phys. 68, 4071 (1990).
- 21) M. Hÿtch, E. Snoeck, and R. Kilaas, Ultramicroscopy 74, 131 (1998).
- 22) M. Hÿtch and F. Houdellier, Microelectron. Eng. 84, 460 (2006).
- 23) H Rösner, C T Koch, and G Wilde, Acta Materialia 58, 162 (2010).
- 24) C. Ostermaier et al., Japan. J. Appl. Phys. 49, 116506 (2010).
- 25) M. Ťapajna, J. Drobný, F. Gucmann, K. Hušeková, D. Gregušová, T. Hashizume, and J. Kuzmík, Appl. Surf. Sci. 91, 356 (2019).
- 26) S. Nakazawa, N. Shiozaki, N. Negoro, N. Tsurumi, Y. Anda, M. Ishida, and T. Ueda, Jpn. J. Appl. Phys. 56, 091003 (2017).
- 27) S. Yang, S. Liu, Y. Lu, and K. J. Chen, Phys. Status Solidi. A 214, 1600607 (2017).
- 28) C. Mizue, Y. Hori, M. Miczek, and T. Hashizume, Jpn. J. Appl. Phys. 50, 021001 (2011).
- 29) K. Zhang, C. Kong, J. Zhou, Y. Kong, and T. Chen, Appl. Phys. Express 10, 024101 (2017).
- 30) V. Vandalon and W. M. M. Kessels, Appl. Phys. Lett. 108, 011607 (2016).