



## Temperature-dependent transition to progressive breakdown in thin silicon dioxide based gate dielectrics

Jordi Suñé and Ernest Y. Wu

Citation: Applied Physics Letters **86**, 193502 (2005); doi: 10.1063/1.1925316 View online: http://dx.doi.org/10.1063/1.1925316 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/86/19?ver=pdfcov Published by the AIP Publishing



This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP: 158.109.223.71 On: Fri, 21 Feb 2014 14:49:02

## Temperature-dependent transition to progressive breakdown in thin silicon dioxide based gate dielectrics

Jordi Suñé<sup>a)</sup> Departament d'Enginyeria Electrónica, Universitat Autónoma de Barcelona, 08193-Bellaterra, Spain

Ernest Y. Wu IBM Microelectronics Division, Essex Junction, Vermont

(Received 30 September 2004; accepted 23 March 2005; published online 3 May 2005)

The transition between well-defined soft and hard breakdown modes to progressive breakdown in ultrathin silicon dioxide based dielectrics is studied by means of the statistics of residual time (the time from first breakdown to device failure). By stressing metal-oxide-semiconductor test capacitors with an oxide thickness of 2.2 nm under different gate bias and temperatures, it is demonstrated that low voltages and temperatures favor stable hard and soft breakdown modes, while high temperatures and voltages lead to a progressive breakdown controlled regime. Our results support the idea that no significant change of the involved physics occurs in the transition from one breakdown regime to the other. The continuous transition from one regime to the other permits one to clearly identify progressive breakdown as hard breakdown, which always requires a certain time to reach the device failure conditions. © 2005 American Institute of Physics. [DOI: 10.1063/1.1925316]

Gate oxide breakdown (BD) has been a reliability concern for many generations of metal-oxide-semiconductor technology. The issue is more serious than ever for the ultrathin oxides of present interest because the time to the first BD diminishes by many orders of magnitude (at constant gate voltage) when scaling the oxide thickness  $(T_{OX})$  from 3 to 1 nm.<sup>1</sup> However, the BD does not always cause device failure, and this relaxes the reliability constraints.<sup>2</sup> Dealing with the post-BD reliability is nevertheless difficult because the device failure criterion is application dependent and because the BD phenomenology apparently changes with  $T_{OX}$ . In the 3 to 5 nm  $T_{OX}$  range, two apparently stable BD modes have been identified as soft BD (SBD) and hard BD (HBD),<sup>3</sup> and a reliability model based on the HBD prevalence ratio  $(\alpha_{\text{HBD}})$  has been proposed.<sup>4</sup> On the other hand, it has been claimed that a distinction between HBD and SBD is meaningless in oxides thinner than  $\sim 2$  nm because the BD current always increases continuously under stress until it is large enough to cause device failure.<sup>5–7</sup> The term "progressive breakdown" (PBD) has been coined to describe this type of BD,<sup>6</sup> and a related reliability methodology has been suggested.<sup>5</sup> Other reliability models based on the failure by superposition of multiple successive BD events have also been proposed. These models also rely on the assumption of the existence of a stable SBD mode that does not cause the device failure.8,9

In this letter, we report the transition from the HBD/SBD regime to the PBD regime as a function of the stress conditions. We have stressed poly-Si/SiO<sub>2</sub>/Si(*n*) capacitors with  $T_{OX}=2.2$  nm and oxide area of  $10^{-4}$  cm<sup>2</sup> at different gate voltages ( $V_G$ ) and temperatures (T). The samples are stressed in accumulation under constant voltage conditions and the evolution of the current is monitored. The stress is periodically stopped to measure the stress-induced leakage current (SILC) at a lower voltage ( $V_G=1.5$  V) close to the operation conditions of these devices in digital circuits. The measure of

the time to the first BD  $(t_{BD})$  of each sample is based on the detection of a current step in the SILC. However, the stress experiment is not stopped at the first BD and it continues until the failure of the device. Based on recent results about the impact of BD on the performance of basic circuits,<sup>10,11</sup> devices are considered to fail when the gate leakage reaches a threshold of 10  $\mu$ A at  $V_{SILC}$ . The residual time ( $t_{RES}$ ) is defined as the interval elapsed between first BD and device failure ( $t_{FAIL}$ ), that is,  $t_{RES} \equiv t_{FAIL} - t_{BD}$ . The residual time statistics and the comparison of the first BD and device failure distributions are the main tools used in this letter to investigate oxide BD.

The cumulative distributions of residual time  $F_{\text{RES}}(t_{\text{RES}})$ measured at -30 °C are shown in Fig. 1 in the Weibull plot. First of all, we notice that  $F_{\text{RES}}$  (except for the case of  $V_G$ =4.5 V) is bimodal, that is, a short- $T_{\text{RES}}$  mode and a long- $T_{\text{RES}}$  mode separated by an intermediate plateau are clearly distinguished. It can be checked that the former corresponds to those devices that show HBD at the first BD and the latter



FIG. 1. Cumulative probability distribution of the residual time ( $F_{\text{RES}}$ ) measured in poly-Si( $n^+$ )/SiO<sub>2</sub>/Si(n) capacitors with oxide thickness of 2.2 nm stressed in accumulation at -30 °C and at four different stress voltages.

0003-6951/2005/86(19)/193502/3/\$22.50

**86, 193502-1** 158 109 223 71 00 Fr. 21 Feb 2014 14:49:02

a)Electronic mail: jordi.sune@uab.es



FIG. 2. Cumulative distributions of first breakdown (solid symbols) and device failure (open symbols) corresponding to the stress experiments defined in the caption of Fig. 1.

to those that suffer one or more SBD events prior to HBD. The intermediate plateau corresponds to  $F_{\text{RES}} = \alpha_{\text{HBD}}$ . Although the residual time associated to HBD is short, it is nonzero and it increases as  $V_G$  is reduced. In other words, HBD is not instantaneous but progressive. This is consistent with the claim of Linder et al., who identified PBD with the HBD mode.<sup>5</sup> In Fig. 2, the cumulative distribution of first BD ( $F_{BD}$ ) and that of device failure ( $F_{FAIL}$ ) are shown in the Weibull plot. It has been checked that all the devices fail due to the occurrence of a HBD event. The distributions  $F_{\rm BD}$  and  $F_{\text{FAIL}}$  are roughly parallel in the Weibull plot, the vertical shift between them being  $\ln(\alpha_{HBD})$ , as predicted by the HBD prevalence ratio model,<sup>4</sup> The values of  $\alpha_{\text{HBD}}$  measured from the Weibull plot shift are perfectly consistent with those required to fit the residual time distributions of Fig. 1. In agreement with previous results,<sup>4</sup> increasing  $V_G$  has the effect of increasing  $\alpha_{\text{HBD}}$ , and this is why at  $V_G$ =4.5 V, almost all the devices show only HBD. In summary, the results obtained in 2.2 nm oxides stressed at T=-30 °C are perfectly compatible with the HBD prevalence ratio picture, which is based on the existence of two stable BD modes, SBD and HBD, as found in thicker oxides.<sup>4</sup> Examination of the post-BD current-voltage I(V) characteristics (not shown here) also



FIG. 4. Cumulative distributions of first breakdown (solid symbols) and final device failure (open symbols) measured in stress experiments performed at 140 °C and three different stress voltages (same as in Fig. 3).

supports this claim. It is also true, however, that at high voltages only HBD is measured and, since HBD is found to be progressive (a nonzero residual time is needed to reach the device failure condition), one can say that PBD is the dominant mode at high stress voltages.

The results obtained when samples are stressed at T=140 °C are, however, qualitatively different. The range of  $V_G$  has been changed to keep  $T_{BD}$  and  $T_{FAIL}$  within a reasonable test window because T accelerates the BD. The measured  $F_{\text{RES}}$  is not bimodal in the considered  $V_G$  range (see Fig. 3), and  $F_{BD}$  and  $F_{FAIL}$  are not parallel in the Weibull plot (Fig. 4), but tend to diverge at low percentiles. These observations are compatible with  $F_{\text{FAIL}}$  being dominated by the PBD mode. Our preliminary interpretation of these results is that temperature favors HBD events and, even if  $V_G$  is reduced, no SBD events are observed at 140 °C. Hence, only PBD (i.e., progressive HBD) is the dominant mode under these stress conditions. However, to confirm this interpretation, we have stressed the devices at intermediate temperatures between -30 °C and 140 °C. Figure 5 shows the continuous transition from a bimodal residual time distribution at low temperatures to a single-mode distribution at higher



FIG. 3. Distribution of residual time obtained by stressing the simples at 140 °C and three stress voltages.



FIG. 5. Cumulative distributions of residual time obtained by stressing the devices under 3.9 V constant voltage conditions at different temperatures in the -30 to 140 °C range.

values of *T*. While at low *T*, both progressive HBD and SBD coexist in the measurement window, SBD almost disappears at high *T*. In other words,  $\alpha_{\text{HBD}}$  increases with *T* and the plateau of the bimodal  $F_{\text{RES}}$  moves up in the Weibull plot. Temperature has also the effect of reducing the time required for HBD to reach the device failure condition.

In this letter, we have shown a continuous transition from HBD/SBD modes to the PBD mode (which is actually HBD) as a function of T (Fig. 5) and  $V_G$  (Fig. 1). Our results suggest that the observation of PBD mode in ultrathin oxides is not related to an essential change in the physics of the BD, but rather to the fact that SBD tends to disappear at the stress conditions required to keep  $T_{\rm BD}$  within reasonable limits.  $T_{\rm OX}$  certainly plays a relevant role because  $\alpha_{\rm HBD}$  changes from 1 to nearly 0 quite abruptly as a function of voltage, and this change takes place at a value of  $V_G$  that depends on  $T_{\text{OX}}$ .<sup>12</sup> The thinner the oxide, the lower  $V_G$  at which this transition occurs.<sup>12</sup> Thus, for the same stress conditions, thinner oxides will appear as dominated by PBD, while the HBD/SBD picture seems adequate for thicker oxides. However, this does not mean that what is observed under stress conditions is representative of what happens under operating conditions. Depending on how the residual time associated with PBD, the width of the PBD time distribution, and  $\alpha_{\text{HBD}}$ scale with T,  $V_G$ , and  $T_{OX}$ , the appropriate reliability methodology will be that of the HBD prevalence ratio model<sup>4</sup> or that of the PBD model.<sup>5–7</sup> One of the authors (J. S.) acknowledges the funding support of IBM Microelectronics, the Spanish Ministry of Science and Technology under contract number TIC2003-08213-C02 (partially funded by the FEDER program of the European Union), and the Departament d'Universitats, Recerca i Societat de la Informació de la Generalitat de Catalunya.

- <sup>1</sup>E. Y. Wu, J. Suñé, W. L. Lai, A. Vayshenker, E. Nowak, and D. Harmon, Microelectron. Reliab. **43**, 1175 (2003).
- <sup>2</sup>B. Kaczer, R. Degraeve, M. Rasras, K. Van de Mieroop, P. J. Roussel, and
- G. Groeseneken, IEEE Trans. Electron Devices **49**, 500 (2002).
- <sup>4</sup>E. Miranda and J. Suñé, Microelectron. Reliab. **44**, 1 (2004).
- <sup>4</sup>J. Suñé, E. Y. Wu, D. Jiménez, and W. L. Lai, Microelectron. Reliab. **43**, 1185 (2003).
- <sup>5</sup>B. P. Linder, S. Lombardo, J. H. Stathis, A. Vayshenker, and D. J. Frank, IEEE Electron Device Lett. **23**, 661 (2002).
- <sup>6</sup>F. Monsieur, E. Vincent, D. Roy, S. Bruyère, G. Pananakakis, and G. Ghibaudo, IEEE International Reliability Physics Symp., Dallas, TX, April 7–11, 2002, pp. 45–54.
- <sup>7</sup>T. Hosoi, P. L. Ré, Y. Kamakura, and K. Taniguchi, 2002 IEEE Int. Electron Devices Meet., San Francisco, CA, December 9–11, 2002, pp. 155–158.
- <sup>8</sup>J. Suñé and E. Y. Wu, IEEE Electron Device Lett. 24, 272 (2003).
- <sup>9</sup>M. A. Alam, R. K. Smith, B. E. Weir, and P. J. Silverman, Nature (London) **420**, 378 (2002).
- <sup>10</sup>R. Rodríguez, J. H. Stathis, B. P. Linder, S. Kowalczyk, C. T. Chuang, R. V. Joshi, G. Northrop, K. Bernstein, A. J. Bhavnagarwala, and S. Lombardo, IEEE Electron Device Lett. **23**, 559 (2002).
- <sup>11</sup>R. Rodríguez, J. H. Stathis, and B. P. Linder, IEEE Electron Device Lett. **24**, 114 (2003).
- <sup>12</sup>W. Lai, E. Wu and J. Suñé, Microelectron. Eng. 72, 16 (2004).