# CORE Provided by KITopen

# An Automata Theory Dedicated towards Formal Circuit Synthesis

Dirk Eisenbiegler and Ramayya Kumar

Forschungszentrum Informatik (Prof. Dr.-Ing. D. Schmid) Haid-und-Neu-Straße 10-14, 76131 Karlsruhe, Germany e-mail: {eisen,kumar}@fzi.de

Abstract We present a theory for automata in HOL, which is dedicated towards formal hardware synthesis. The theory contains definitions for formally representing and transforming automata. In this approach hardware is represented by automata descriptions and formal synthesis is performed by applying formally proven theorems. The approach presented is constructive — i.e. starting from specifications at higher levels of abstractions, synthesis can be performed by repeated applications of these transformations. Specialized refinements and optimizations at the RT and gate levels are discussed.

# 1 Introduction

This paper is dedicated towards formal correctness in hardware design at the RT (register transfer) and gate level. During RT and gate level synthesis the circuit description is altered step by step using specific well known transformations such as: state encoding, state minimization, boolean optimization, etc. Although these basic synthesis steps conform to simple logical derivation steps, post-synthesisverification is exacting. Post-synthesis-verification techniques only have access to a specification and an implementation, i.e. the input and the output of the synthesis process. Usually, there is a big gap between specification and implementation: the state representation and the originally given partitioning may have changed completely. As a major drawback, the information on how the implementation was derived from the specification is lost. Much of this information is essential for verification: How were the control states encoded? Where is which data stored? Is a redundant data representation used (one-hot-encoding, signed-digit-encoding etc.)? Which control states were eliminated because of unreachability, or have some (unreachable) control states been added in order to get a more efficient/testable implementation? Which parts of the gate level implementation belong to the control path/data path of the RT-level description? etc.

This paper is part of our ongoing work for developing techniques to perform formally correct synthesis of synchronous circuit descriptions. The automata theory is intended to be used for simple synchronous circuit descriptions at the gate and RT level [EiSK93]. The theory provides theorems describing the above mentioned elementary RT- and gate level transformations (data encoding, state minimization etc.) in a logical manner. The automata theory builds a basis for formal synthesis programs where the entire process is described by a sequence of refinement steps within logic. As a result of the formal synthesis process, there is not only the implementation of a given specification but also the proof of its correctness. In contrast to other approaches towards formal synthesis, this approach is very close to conventional synthesis techniques. We do not intend to invent new synthesis algorithms but implement conventional ones in a formal manner.

The current state of the art about embedding automata in HOL is as follows: In [ScKK93] a specific set of formulae named hardware formulae is used for describing specifications and implementations of automata and appropriate proof procedures are defined. Although such descriptions are very useful for postsynthesis verification, they do not allow a constructive approach for performing formal synthesis. Similar to the approach taken in this paper, [Loew92, Day92] describe automata explicitly by means of expressions. This allows definitions and derivations of general theorems about automata. However, they allow more complex specifications such as non-deterministic automata and do not give constructive transformations which could lead to circuit implementations. In our work we consider only deterministic automata whose formalization is purely functional in nature and give transformations which can be used to perform refinements and optimizations, especially at the RT and gate levels. The overall theory can be regarded as a simple toolbox for formal synthesis algorithms at the RT and gate levels.

The outline of this paper is as follows: starting from the functional input/output definitions of the automata, we go on to describe the property of reachability. In section 5, we define the transformations which correspond to simple synthesis steps: state encoding, removal of unreachable states and the elimination of redundant memory parts. In section 6, we provide some encoding theorems for a small set of data types which is followed by an example in section 7.

# 2 Automata Representation

Usually an automaton is represented by a 6-tuple consisting of input alphabet, output alphabet, set of states, output function, transition function and initial state. In our approach, we use the concept of typed functions, available in HOL, for representing automata. Given that  $\iota$ ,  $\omega$  and  $\sigma$  are the types corresponding to the inputs, outputs and states, respectively, the output and the transition function have been combined to a single function f. It is to be noted here, that the types  $\iota$ , o and  $\sigma$  can be compound — such as, tuples of basic data types.

The entire automata is represented by a pair (f, q), where f has the type  $\iota \times \sigma \to \omega \times \sigma$  and q represents the initial state and has the type  $\sigma$ . The various manipulations that can be performed using such a representation is the chief concern of this paper.

f and q unambiguously determine, how the automaton maps a time dependent input signal  $i_{\text{num}\to\iota}$  to a time dependent output signal  $o_{\text{num}\to\omega}$ . The constant automaton maps a pair (f,q) to a function mapping i to o, the constant automaton has the following type

$$((\iota \times \sigma \to \omega \times \sigma) \times \sigma) \to (\mathsf{num} \to \iota) \to (\mathsf{num} \to \omega)$$

Figure (1) sketches, how some  $\operatorname{automaton}(f,q)$  could be "implemented" using a combinatorial component realizing f and a memory unit  $\mathcal{D}^{q}$ , which stores data of type  $\sigma$  and its initial value is q.



The constant automaton will formally be defined by means of another constant named automaton'. automaton' is similar to automaton except that the set of states are also visible (see figure 2). Hence the constant automaton' has the type:

 $((\iota \times \sigma \to \omega \times \sigma) \times \sigma) \to (\mathsf{num} \to \iota) \to (\mathsf{num} \to (\omega \times \sigma))$ 



automaton' is defined by means of primitive recursion over natural numbers, which represent time. For a given  $i_{num \to \iota}$ , the expression (automaton' (f,q) i)

denotes the output and the present state and (automaton' (f, q) i t) denotes the output and the present state at some time t. The definition to follow is performed by using primitive recursion over t.

The output and the next state for some time t can be obtained by applying f to the pair of current input i(t) and current state s. In the beginning t is 0 and the automata is in the initial state s = q. For all other times t = (SUC t'), the next state of the output is defined using the current input i(SUC t') and the current state s. Since (automaton' (f, q) i t') produces a pair corresponding to the output and the state, the function SND is applied in order to extract the state from this result.

$$\vdash \left( \text{automaton}'(f,q) \ i \ 0 = f(i(0),q) \right) \land$$
(1)  
$$\left( \begin{array}{c} \text{automaton}'(f,q) \ i \ (\text{SUC } t') = \\ \text{let} \\ s = \text{SND}(\text{automaton}'(f,q) \ i \ t') \\ \text{in} \\ f(i(\text{SUC } t'),s) \end{array} \right)$$

Now automaton can be defined as

$$\vdash \text{ automaton } (f,q) \ i \ t = \mathsf{FST}(\text{automaton'} (f,q) \ i \ t) \tag{2}$$

#### Example

A simple traffic light controller is to be described based on the constant automaton. The controller has two boolean inputs reset and up. So  $\iota$  becomes bool  $\times$  bool. There are three outputs named ron, yon and gon. Each corresponds to one single light and determines whether this light is on or off. All outputs are of type bool and so  $\omega$  becomes bool  $\times$  bool.

To represent the state s of the traffic light controller, a simple enumeration type named ryg with values red, yellow and green is used. The type of the output and transition function f is as follows:

$$((bool \times bool) \times ryg) \rightarrow ((bool \times bool \times bool) \times ryg)$$

$$\underbrace{reset \ up}_{input} \quad \underbrace{old \ s}_{old \ state} \quad \underbrace{ron \ yon \ gon}_{output} \quad \underbrace{rws}_{new \ state}$$

The definitions of f and q are as follows:

The expression automaton(f, q) has the following type:

| (num —                 | →(bool⇒      | < bool))     | $\rightarrow$           | (num -                | → (bool >    | × bool >     | < bool))     |
|------------------------|--------------|--------------|-------------------------|-----------------------|--------------|--------------|--------------|
| $\checkmark$           | $\checkmark$ | $\checkmark$ |                         | $\checkmark$          | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| $\operatorname{time}$  | reset        | up           |                         | $\operatorname{time}$ | ron          | yon          | gon          |
|                        |              |              |                         |                       |              | ~            |              |
| $\operatorname{input}$ |              |              | $\operatorname{output}$ |                       |              |              |              |

## 3 Special Cases of Automata

As already mentioned, we intend to use automata to describe both combinatorial and sequential circuits. We will now define two constants named combinatorial\_block (for purely combinatorial circuits) and memory\_block (for memory parts) and we will explain, how they are related to the previously defined automaton.

A combinatorial cuircuit can unambiguously be defined by a function  $e_{\iota \to \omega}$ mapping the current input to the current output. The constant combinatorial\_block maps e to a function mapping some time dependent input  $i_{num \to \iota}$  to some time dependent output  $o_{num \to \omega}$  with o(t) = e(i(t)) (see figure 3). Definition:

$$\vdash \text{ combinatorial\_block } e \ i \ t \ = \ e(i(t)) \tag{3}$$



Figure3. Combinatorial Circuits

Memory parts delay the input by one clock cycle. The initial state is given as a parameter to the memory\_block constant.

| F | memory_block $init \ i \ 0$ | = $init \land$ | (4) |
|---|-----------------------------|----------------|-----|
|   | memory_block init i (SUCt)  | = i(t)         |     |

One can represent a combinatorial circuit by an ordinary automaton, where the type of the state is one. one is a HOL standard data type with only one element. The constant  $one_{one}$  represents its unique element.

 $\vdash \text{ combinatorial\_block } e = \text{ automaton } ((\lambda(x, y_{one}), (e(x), one)), one)$ (5)

Memory parts can be represented by automata, where the input is directly connected with the input of the internal memory and the output of internal memory is connected with the output of the automaton.

- memory\_block init = automaton 
$$((\lambda(x, y), (y, x)), init)$$
 (6)

# 4 Reachability of States

Using the definition of an automaton given in section 2, we can define the concept of reachability. The constant reachable maps an automaton given by (f, q) onto a predicate which indicates if some state s may be reached or not. reachable has the following type:

$$((\iota \times \sigma \to \omega \times \sigma) \times \sigma) \to \sigma \to \mathsf{bool}$$

reachable is defined by means of a constant definition using automaton'. The definition states that a state s is reachable iff there is some input sequence  $i_{num \to \iota}$  and some time t such that the current state, i.e. SND(automaton'(f,q)it), becomes s.

$$\vdash \text{ reachable } (f,q) \ s \ = \ (\exists i, t. \ \mathsf{SND}(\mathsf{automaton'}(f,q) \ i \ t) \ = s) \tag{7}$$

Theorem (8) states, that the initial state q is reachable. Theorem (9) states, that if some s is reachable then so is any successor state SND(f(a, s)) for arbitrary input x.

$$\vdash \mathsf{reachable}\left(f,q\right)q \tag{8}$$

$$\vdash (\text{ reachable } (f,q) \ s \ ) \ \Rightarrow \ (\forall x. \text{ reachable } (f,q) \ (\mathsf{SND}(f(x,s))) \ ) \tag{9}$$

When encoding states of automata later on in this paper, we will have to find subsets of states, that cover all reachable states. Given a predicate  $P_{\sigma \to bool}$  indicating the chosen subset, we can prove the theorem, that P covers all reachable states in an inductive manner using theorem (10).

$$\vdash \forall P.$$

$$\begin{pmatrix} \\ P(q) \land \\ (\forall s. P(s) \Rightarrow (\forall x. P(\mathsf{SND}(f(x, s))))) \\ ) \\ \Rightarrow (\forall s. (\mathsf{reachable}(f, q)s) \Rightarrow P(s)) \end{pmatrix}$$

$$(10)$$

Theorem (10) states, that P covers all reachable states if

- 1. the initial state q is in the subset described by P, and
- 2. for all states s within this subset any succeeding state SND(f(x,s)) (for arbitrary input x) is also in this subset.

### 5 Transformations on Automata

Equivalence of automata means that for a given input, they produce the same output. In other words, two automata (f,q) and  $(\tilde{f},\tilde{q})$  are called equivalent iff  $\operatorname{automaton}(f,q) = \operatorname{automaton}(\tilde{f},\tilde{q})$ .

An automaton (f,q) can be trivially turned into an equivalent automaton by substituting f and q by equivalent terms  $\tilde{f} = f$  and  $\tilde{q} = q$ . All automata achievable by such transformations have one thing in common: the states are represented in the same way. In this section we will present automata transformations which go beyond this — namely those, where the states are represented in a different manner, the number of states differs, etc. .

In this section, we will first introduce a more general state encoding theorem, then derive two corollaries to this theorem and finally we introduce a theorem for removing redundant memory parts.

#### 5.1 The State Encoding Theorem

The general state encoding theorem has two technical applications: encoding the data types of the state and elimination of unreachable states.

$$\vdash (\forall s. (\text{reachable } (f, q) \ s) \Rightarrow h(g(s)) = s)$$

$$\Rightarrow$$

$$($$

$$\text{automaton } (f, q) =$$

$$\text{let}$$

$$\tilde{f} = (\lambda(v, x).(\lambda(y, z).(y, g(z)))(f(v, h(x)))) \text{ and }$$

$$\tilde{q} = g(q)$$

$$\text{in}$$

$$\text{automaton}(\tilde{f}, \tilde{q})$$

$$)$$

$$(11)$$

The left hand side of the implication states in theorem (11), that there functions g and h fulfilling h(g(s)) = s for all reachable states. g maps a value of type  $\sigma$  to a value of some type  $\sigma'$  and h maps this value back to the former one (see figure 4).



**Figure 4.** Encoding from  $\sigma$  to  $\sigma'$ 

The right hand side of theorem (11) states, that the automata  $\operatorname{automaton}(f, q)$ and  $\operatorname{automaton}(\tilde{f}, \tilde{q})$  are equivalent.  $\tilde{f}$  and  $\tilde{q}$  have been derived from f, q, g and h. The new initial state  $\tilde{q}$  has been obtained by encoding q. The new output and transition function  $\tilde{f}$  has been derived from f by encoding every state input and decoding every state output.

Figure 5 illustrates, how the new automaton looks like. Theorem (11) states that provided the above mentioned assumption, the automata in figure 1 and 5 are equivalent.\*



**Corollary A** Determining reachability can only be performed for small sized automata and theorem (11) is applied to pure encoding problems. The following corollary is convenient for this purpose:

$$\begin{array}{l} \vdash & (\forall s. h(g(s)) = s) \\ \Rightarrow \\ (\\ \text{automaton } (f,q) = \\ & \text{let} \\ & \tilde{f} = (\lambda(v,x).(\lambda(y,z).(y,g(z)))(f(v,h(x)))) \text{ and} \\ & \tilde{q} = g(q) \\ & \text{in} \\ & \text{automaton}(\tilde{f},\tilde{q}) \\ ) \end{array}$$

$$(12)$$

<sup>\*</sup> This automata encoding transformation with its pair of encoding/decoding functions (g, h) resembles the type definition mechanism of HOL [Melh88]. However, in state encoding of automata, the new type may have some extra elements. Furthermore, the subset of states to be encoded cannot be an arbitrary nonempty set as in type definitions but must cover at least all reachable states of the automaton.

In contrast to theorem 11, theorem 12 performs the state encoding for the entire set of states — reachability need not be considered.

Before this corollary can be applied, an appropriate encoding in terms of h and g has to be found and it has to be proven, that the encoding is correct, i.e.  $\forall s. h(g(s))$  holds. The quality of the synthesis result (size of combinatorial logic, size of memory, etc.) very much depends on the encoding chosen. Usually there are lots of different encodings, and there already exist different techniques for determining good encodings according to different optimization criteria.

For types with a huge cardinality, proving  $\forall s. h(g(s))$  may become exacting. Besides explicitly proving the correctness of a given encoding, it is also possible to derive a correct encoding in a systematic manner. We will present an approach in section 7.

#### Example

In our traffic light example, symbolic values were used to describe the state the controller. To convert this RT-level circuit description into a gate level description, states have to be encoded using boolean values. We will describe to different implementation alternatives: automaton(f', q') and automaton(f'', q''). Both automaton(f', q') and automaton(f', q) and automaton(f, q). They are derived by means of state encoding using the encodings (g', h') and (g'', h''), respectively.

(g', h') is a minimal bit encoding, where only two bits are used:

Obviously, the state (T, T) remains unused and h'(g's) is fulfilled no matter how the result of h' is defined for (T, T). Besides red, every other value could have been chosen, and it would also be possible to leave this decision open at this moment and instantiate the value later on during boolean optimizations.

Applying the (g', h') state encoding leads to

 $\vdash$  automaton(f, q) = automaton(f', q')

with:

```
 q' = (T, F) 
 f'((F, F), (F, F)) = ((T, F, F), (F, F)) \land 
 f'((F, F), (F, T)) = ((F, T, F), (F, T)) \land 
 f'((F, F), (T, F)) = ((F, F, T), (T, F)) \land 
 f'((F, T), (F, T)) = ((F, T, F), (F, T)) \land 
 f'((F, T), (T, F)) = ((F, T, F), (T, F)) \land 
 f'((F, T), (T, F)) = ((F, F, T), (F, F)) \land 
 f'((T, F), (x, y)) = ((T, F, F), (F, F)) \land 
 f'((T, T), (x, y)) = ((T, F, F), (F, F))
```

(g'', h'') is a one hot encoding. For the one hot encoding three bits are required but only the states (F, F, T), (F, T, F) and (T, F, F) are used. Since the outputs also correspond to the control states, this approach helps minimizing the combinatorial logic required for the implementation.

 $\begin{array}{lll} g''(\mathsf{red}) &= (\mathsf{F},\mathsf{F},\mathsf{T}) \land \\ g''(\mathsf{yellow}) &= (\mathsf{F},\mathsf{T},\mathsf{F}) \land \\ g''(\mathsf{green}) &= (\mathsf{T},\mathsf{F},\mathsf{F}) \\ & h''(\mathsf{F},\mathsf{F},\mathsf{T}) &= \mathsf{red} \land \\ & h''(\mathsf{F},\mathsf{T},\mathsf{F}) &= \mathsf{yellow} \land \\ & h''(\mathsf{T},\mathsf{F},\mathsf{F}) &= \mathsf{green} \land \\ & h''(\mathsf{F},\mathsf{F},\mathsf{F}) &= \mathsf{red} \land \\ & h''(\mathsf{F},\mathsf{T},\mathsf{T}) &= \mathsf{red} \land \\ & h''(\mathsf{T},\mathsf{F},\mathsf{T}) &= \mathsf{red} \land \\ & h''(\mathsf{T},\mathsf{T},\mathsf{F}) &= \mathsf{red} \land \\ & h''(\mathsf{T},\mathsf{T},\mathsf{F}) &= \mathsf{red} \land \\ & h''(\mathsf{T},\mathsf{T},\mathsf{T}) &= \mathsf{red} \end{cases}$ 

Applying the (g'', h'') state encoding leads to

 $\vdash$  automaton(f, q) = automaton(f'', q'')

with:

 $\begin{array}{l} \mathsf{q}'' \ = \ (\mathsf{T},\mathsf{F}) \\ \mathsf{f}''((\mathsf{F},\mathsf{F}),(\mathsf{F},\mathsf{F},\mathsf{T})) \ = \ ((\mathsf{T},\mathsf{F},\mathsf{F}),(\mathsf{F},\mathsf{F},\mathsf{T})) \land \\ \mathsf{f}''((\mathsf{F},\mathsf{T}),(\mathsf{F},\mathsf{T},\mathsf{F})) \ = \ ((\mathsf{F},\mathsf{T},\mathsf{F}),(\mathsf{F},\mathsf{T},\mathsf{F})) \land \\ \mathsf{f}''((\mathsf{F},\mathsf{T}),(\mathsf{T},\mathsf{F},\mathsf{F})) \ = \ ((\mathsf{F},\mathsf{F},\mathsf{T}),(\mathsf{T},\mathsf{F},\mathsf{F})) \land \\ \mathsf{f}''((\mathsf{F},\mathsf{T}),(\mathsf{F},\mathsf{T},\mathsf{F})) \ = \ ((\mathsf{T},\mathsf{F},\mathsf{F}),(\mathsf{F},\mathsf{T},\mathsf{F})) \land \\ \mathsf{f}''((\mathsf{F},\mathsf{T}),(\mathsf{F},\mathsf{T},\mathsf{F})) \ = \ ((\mathsf{F},\mathsf{T},\mathsf{F}),(\mathsf{T},\mathsf{F},\mathsf{F})) \land \\ \mathsf{f}''((\mathsf{F},\mathsf{T}),(\mathsf{T},\mathsf{F},\mathsf{F})) \ = \ ((\mathsf{F},\mathsf{F},\mathsf{T}),(\mathsf{F},\mathsf{F},\mathsf{F})) \land \\ \mathsf{f}''((\mathsf{F},\mathsf{T}),(\mathsf{T},\mathsf{F},\mathsf{F})) \ = \ ((\mathsf{F},\mathsf{F},\mathsf{T}),(\mathsf{F},\mathsf{F},\mathsf{F})) \land \\ \mathsf{f}''((\mathsf{T},\mathsf{F}),(\mathsf{x},y,z)) \ = \ ((\mathsf{T},\mathsf{F},\mathsf{F}),(\mathsf{F},\mathsf{F},\mathsf{T})) \land \\ \mathsf{f}''((\mathsf{T},\mathsf{T}),(\mathsf{x},y,z)) \ = \ ((\mathsf{T},\mathsf{F},\mathsf{F}),(\mathsf{F},\mathsf{F},\mathsf{T})) \end{array}$ 

**Corollary B** Corollary B to theorem (11) is dedicated to pure state reduction problems. It is assumed, that one has divided  $\sigma$  into  $\sigma^1 + \sigma^2$ , where all the reachable states are in  $\sigma^1$ . In this situation, the state representation can be cut

down to  $\sigma^1$  using the following pair of encoding/decoding functions  $g^B$  and  $h^B$ .  $g^B$  is introduced by means of a constant specification. The variable z may be instantiated in an arbitrary manner to derive some "concrete"  $g^B$ .

$$\begin{array}{l} \vdash \ \exists z. \ (\mathsf{g}^B(\mathsf{INL}\ x) = x) \land (\mathsf{g}^B(\mathsf{INR}\ y) = z(y)) \\ \vdash \ h^B = \mathsf{INL} \end{array}$$

Remark: It is not demanded, that  $\sigma^1$  represents exactly the set of all reachable states. It must cover all reachable states, but there may also be some unreachable states.

$$\begin{array}{l} \vdash & ((\forall s. (\mathsf{reachable} (f, q) \, s)) \Rightarrow \mathsf{ISL}(s) ) \\ \Rightarrow \\ (\\ \mathsf{automaton} (f, q) = \\ \mathsf{let} \\ & \tilde{f} = (\lambda(v, x).(\lambda(y, z).(y, \mathsf{g}^B(z)))(f(v, \mathsf{h}^B(x)))) \text{ and} \\ & \tilde{q} = \mathsf{g}^B(q) \\ & \mathsf{in} \\ & \mathsf{automaton}(\tilde{f}, \tilde{q}) \\ ) \end{array}$$
(13)

Usually  $\sigma$  does not have the form  $\sigma^1 + \sigma^2$  with all reachable states being on the left hand side. Conversions based on corollary A can be used to reach such a representation.

#### 5.2 Elimination of Redundant Memory Parts

The last theorem to be introduced describes, how parts of the memory can be omitted if these parts are of no importance for the output and transition function f. This theorem can be used for removing flipflops with unconnected outputs from a synchronous circuit description.

Let us assume, that the type of the states  $\sigma$  is a scalar product of two types  $\sigma^1 \times \sigma^2$  and that f is  $(\lambda(x, (s^1, s^2)), f'(x, s^1))$  for some f'. In other words, f depends on the input and on the left hand side of the pair  $(s^1, s^2)_{\sigma^1 \times \sigma^2}$  representing the state but not on the right hand side. Theorem (14) states, that this automata (f, q) is equivalent to the automaton  $(f', q^1)$ .

$$\begin{array}{ll} \vdash & | \text{et} & (14) \\ & f = (\lambda(x,(s^1,s^2)), f'(x,s^1)) \text{ and} \\ & q = (q^1,q^2) \\ & \text{in} \\ & \text{automaton}(f,q) \\ & = \\ & \text{automaton}(f',q^1) \end{array}$$

## 6 Systematic Derivation of State Encodings

The automata theory provides several pairs of encoding/decoding functions for the following set of data types useful for RT and gate level circuit descriptions. These theorems are intended for pure encodings according to corollary B.

| one                   | = | one                                       |
|-----------------------|---|-------------------------------------------|
| bool                  | = | ΤΙF                                       |
| num                   | = | 0   SUC of num                            |
| (lpha)option          | = | none   any of $lpha$                      |
| $\alpha \times \beta$ | = | , of $\alpha \Rightarrow \beta$           |
| $\alpha + \beta$      | = | INL of $\alpha \mid \text{INR of } \beta$ |

On the gate level, booleans shall also be used for representing signal values and the scalar product shall be used for constructing compound signals. On the RT level, more complex data types such as enumeration types, natural numbers, records and variants can be used. Additionally, one, num,  $(\alpha)$ option and  $\alpha + \beta$  shall also be used for representing data types at the RT level.

The automata theory provides some theorems with pairs of correct encoding/decoding functions for the data types mentioned above. They support conversions from RT level data type descriptions down to gate level data types. We will explain, which are the types these conversions come from and go to, rather then, explain them in detail.

We will use  $\alpha \rightarrow \beta$  to indicate, that there is some encoding from type  $\alpha$  to type  $\beta$  and we will use  $\alpha \rightleftharpoons \beta$  to indicate, that there are bijective encodings, i.e. encodings from  $\alpha$  to  $\beta$  and viceversa. Table 1 lists some useful encoding theorems and describes which types they are related to.

The theorems NUM\_BOOL and NUM\_PROD can be used to convert natural numbers with a limited range to tuples of booleans. NUM\_PROD is used to split a boolean from a natural number and to halve the size of the number, and NUM\_BOOL is used for encoding natural numbers less than 2.

Theorem OPTION\_SUM states, that  $(\alpha)$ option can be encoded by means of + and one. Theorem BOOL\_NEG states, that there is an encoding from booleans to booleans (turning T to F and viceversa).

option, + and  $\times$  are all type operators. The theorems OPTION\_TRANS, SUM\_TRANS and PROD\_TRANS derive encodings for these type operators, i.e. under the assumptions that there are encodings for their parameters — let us say some  $\alpha \rightleftharpoons \alpha'$  and  $\beta \rightleftharpoons \beta'$  — the encoding for the entire type expressions  $(\alpha)$ option,  $\alpha + \beta$  and  $\alpha \times \beta$ , respectively, can be derived.

The binary type operators + and  $\times$  are commutative and associative in the sense that there are bijective encodings between such type expressions (see theorems SUM\_ASSOC, SUM\_COM, PROD\_ASSOC and PROD\_COM).

All the encodings described until now, are bijective encodings. The encodings in the theorems OPTION\_EXTEND, SUM\_EXTEND and PROD\_EXTEND are

<sup>\*\*</sup>  $\rightarrow$  only for natural numbers < 2

<sup>\*\*\*</sup> under the assumption that  $\alpha \rightleftharpoons \alpha'$  and  $\beta \rightleftharpoons \beta'$ 

| Theorem Names      | Encoding/Decoding                     |                      |                                       |  |
|--------------------|---------------------------------------|----------------------|---------------------------------------|--|
| NUM_BOOL**         | num                                   | ≓                    | bool                                  |  |
| NUM_PROD           | num                                   | $\rightleftharpoons$ | $num\timesbool$                       |  |
| OPTION_SUM         | (lpha)option                          | $\rightleftharpoons$ | $one + \alpha$                        |  |
| OPTION_TRANS***    | (lpha)option                          | $\rightleftharpoons$ | (lpha')option                         |  |
| OPTION_EXTEND      | α                                     | $\rightarrow$        | (lpha)option                          |  |
| SUM_ASSOC          | $(\alpha + \beta) + \gamma$           | ⇒                    | $\alpha + (\beta + \gamma)$           |  |
| SUM_COM            | $\alpha + \beta$                      | $\rightleftharpoons$ | $\beta + \alpha$                      |  |
| $SUM\_TRANS^{***}$ | $\alpha + \beta$                      | ≓                    | $\alpha'+\beta'$                      |  |
| SUM_EXTEND         | $\alpha$                              | <u> </u>             | $\alpha + \beta$                      |  |
| SUM_PROD           | $\alpha + \alpha$                     | $\rightleftharpoons$ | $bool \times \alpha$                  |  |
| PROD_ASSOC         | $(\alpha \times \beta) \times \gamma$ | $\rightleftharpoons$ | $\alpha \times (\beta \times \gamma)$ |  |
| PROD_COM           | $\alpha \times \beta$                 | $\rightleftharpoons$ | $\beta \times \alpha$                 |  |
| PROD_NEUTRAL       | lpha 	imes one                        | $\rightleftharpoons$ | $\alpha$                              |  |
| PROD_TRANS***      | $\alpha \times \beta$                 | $\rightleftharpoons$ | $\alpha'\times\beta'$                 |  |
| PROD_EXTEND        | α                                     | $\rightarrow$        | $\alpha\times\beta$                   |  |
| BOOL_NEG           | bool                                  | ⇒                    | bool                                  |  |

Table1. Encodings For Simple Data Types

applicable only in one direction. They all lead to "bigger" types in the sense that the new type contains some extra elements.

# 7 Algorithms for Deriving Correct Encodings

#### 7.1 The Task

We have applied the automata theory to formally describe behavioural circuit descriptions of a synchronous VHDL subset. For a given behavioural description, we extracted the automata description in terms of its initial state q and the output and transition function f. In these automata derived from synchronous VHDL, the state  $\sigma = \sigma^c \times \sigma^d$  consists of two parts: control state  $\sigma^c$  and data state  $\sigma^d$ . This section addresses the encoding of the control state part using the encodings given in the previous section.

The set of controller states is finite. To represent them, we used type expressions built with one, option and +. To derive a representation on the gate level, these types have to be mapped by tuples of booleans, i.e. data types bool and  $\times$ . There usually is a broad range of correct encodings. Let us assume, that only the number of bits is to be minimized and that every possible representation with a minimum number of bits is an appropriate encoding.

Each control state represents either the starting point or one of the waitstatement positions in the VHDL program. We will not go into the detail of how these type expressions have resulted. Here is just a brief hint on their meaning:

- one is used to represent single wait statement positions,
- $-\alpha + \beta$  is used to represent the control states of a compound statement (sequence, if-then-else) consisting of two parts where  $\alpha$  represents the set of wait-statement positions in the first part and  $\beta$  is used to represent the wait-statement positions of the second part.
- $(\alpha)$ option is used for expressing positions before or after (compound) statements. While any(s) is used to represent wait-statement positions within a statement, none is used to indicate either the position before the statement or (in another context) the position immediately after the statement.

#### 7.2 Derivation of a Minimal Bit Encoding

We will illustrate the minimal bit encoding algorithm by an example. Let us assume, that  $\sigma^c$  is as follows:

$$(one + (one)option)option + (one + one)$$
 (I)

**Substitution of option** In the first step all occurances of  $(\alpha)$  option are replaced by one  $+\alpha$ . Theorem OPTION\_SUM is used to perform this encoding step. The type reached after the encoding:

$$(one + (one + one))) + (one + one)$$
(II)

**Balancing** Now the type expression consists of the type constant one and the binary type operator + only. The cardinality of a set represented by such a type expression equals the number of one occurences. Such type expressions can be seen as binary trees, whose depth corresponds to the number of bits needed for encoding.

In this step, the depth of the tree is reduced by applying SUM\_ASSOC. The algorithm balances the tree in a bottom up fashion. Let  $\alpha + \beta$  be some node where the cardinalities of  $\alpha$  and  $\beta$  are  $|\alpha|$  and  $|\beta|$ , respectively. If  $|\alpha| > 2 * |\beta|$  holds, then SUM\_ASSOC is applied and if  $|\beta| > 2 * |\alpha|$  holds, then SUM\_ASSOC is applied in the inverse direction.

In our example, there is only one position, where the tree has to be balanced: the subexpression (one + (one + one))). Here the cardinality of the left hand side is 1 and the cardinality of the right hand side is 3. So SUM\_ASSOC is applied in the inverse direction. We obtain:

$$((one + one) + (one + one)) + (one + one)$$
(III)

**Extension** Until now, the cardinality of the entire type has been left unchanged. In order to reach a symmetric tree and to be able to encode the type by scalar products of booleans, we will now add some redundant states. Theorem SUM\_EXTEND is applied to encode one by one + one whenever one is a leaf with a depth less than the maximum depth of the tree.

In our example, there were 6 states. After the extension, there are 8. In the automaton the two extra states which have been added during the extension are unreachable.

$$((one + one) + (one + one)) + ((one + one) + (one + one))$$
(IV)

Substitution of + and one Now the type expression tree is symmetric, i.e. in every node the left hand side equals the right hand side. Theorem SUM\_PROD is now applied repeatedly applied in a top down fashion.

$$bool \times (bool \times (bool \times one)) \tag{V}$$

Finally SUM\_NEUTRAL is applied to encode  $bool \times one$  by bool.

 $bool \times (bool \times bool)$  (VI)

#### 7.3 Derivation of a One Hot Encoding

We use the same example  $\sigma^c$  as in the minimal bit encoding example:

$$(one + (one)option)option + (one + one)$$
 (I)

**Substitution of option** As in the previous example, the option type operator is eliminated using OPTION\_SUM:

$$(one + (one + (one + one))) + (one + one)$$
(II)

Flattening Applying SUM\_ASSOC repeatedly leads to:

$$one + (one + (one + (one + one))))$$
(III)

Substitution of + and one Combining the encodings SUM\_TRANS (in forward direction), ONE\_EXTEND and SUM\_PROD leads to the following compound encoding:

 $\alpha + \mathsf{one} \ \rightharpoonup \ \mathsf{bool} \times \alpha$ 

Applying this compound encoding encodes each repeatedly produces:

 $bool \times (bool \times (bool \times (bool \times (bool \times bool))))$ (IV)

The previous type expression consisted of 6 states, where each of them corresponds to one one-subexpression.

## 8 Conclusion and Future Work

We have introduced a theory for automata representation and transformation. The transformations defined are constructive and hence lead to refinements and optimizations on the automata through different levels of abstraction. An illustration of how state encodings can be derived in a formal synthesis fashion was also given. The state encoding algorithm presented is similar to conventional synthesis algorithms except that correctness is guaranteed implicitly, since the algorithm is based on HOL.

Such formal synthesis algorithms offer an alternative to the conventional synthesis/verification approach. We believe, that in general formal synthesis can be much more efficient than synthesis combined with an extra verification step. The result of a non-formal synthesis is just the implementation, the information on how the implementation is derived gets lost and cannot be used during the post-synthesis verification step.

We believe, that formal synthesis algorithms can also be exploited in other areas of hardware synthesis such as boolean optimization, scheduling, system level synthesis. The automata theory will be a basis for circuit descriptions on the algorithmic and system level.

## References

- [Day92] Nancy Day. A comparison between statecharts and state transition assertions. In [hug92], pages 247–262.
- [EiSK93] D. Eisenbiegler, K. Schneider, and R. Kumar. A functional approach for formalizing regular hardware structures. In [hug93], pages 101–114.
- [hug92] Luc Claesen and Michael Gordon, editors. *Higher Order Logic Theorem Prov*ing and Its Applications, Leuven, Belgium, November 1992. North-Holland.
- [hug93] Jeffrey J. Joyce and Carl-Johan H. Seger, editors. Higher Order Logic Theorem Proving and Its Applications, Vancouver, B.C., Canada, August 1993. Springer.
- [Loew92] Paul Loewenstein. A formal theory of simulations between infinite automata. In [hug92], pages 227–246.
- [Melh88] F. Melham. Automating recursive type definitions in higher order logic. Technical Report 140, University of Cambridge Computer Laboratory, 1988.
- [ScKK93] R. Kumar K. Schneider and Thomas Kropf. Alternative proof procedures for finite-state machines in higher-order logic. In [hug93], pages 213–226.

This article was processed using the LATEX macro package with LLNCS style