

Institute for Data Processing and Electronics Prof. Dr. Marc Weber Hermann-v.Helmholtz-Platz 1 D-76344, Eggenstein-Leopoldshafen

Karlsruhe Institute of Technology

# Evaluation of GPUs for the CMS track trigger: What is possible so far and where are we going?

## H. Mohr, <u>T. Dritschler</u>, T. Schuh

**Contact:** timo.dritschler@kit.edu

CERN's **CMS detector** produces unmanageably large amounts of raw data with each single collision event. With the upcoming high luminosity upgrade, the number of collision events will increase even further. With these changes, the amount of data transmitted from the first-level electronics is in the range of **100 terabits per second**, with collisions every **25ns**.



Analyzing and processing such huge amounts of data require efficient data reduction mechanisms. One option is to only trigger the readout and storage of collision data when certain events occur. The process of real-time reconstruction and analysis of particle trajectories is called **track-triggering**. Normally this requires expensive hardware components such as ASICs and FPGAs.

GPUs provide high parallel-computing capability with large amounts of memory and efficient floating-point operations. With the ever increasing performance of GPUs and interconnects, it might become feasible to use general purpose **GPU computing** as a cheaper, more flexible solution for track-triggering.

An inside view of the CMS detector

#### Requirements

- Data-transmission, processing and reply must take no longer than **6µs** combined.
- The strict limitations on turnaround-time make pipelining difficult. This results in larger work-packages per GPU.
- Based on those data distribution limitations, each GPU would have to handle roughly **150Gb/s.**



## Challenges

- GPU interconnects need to provide high enough throughput to transport all necessary data
- Network latency needs to be low enough to meet timing constraints
- Algorithm needs to be efficient and highly parallelizable

#### **GPU RDMA:**

- Conventional data transfer from Network or external devices requires many copy operations.
- RDMA (Remote Direct Memory Access) allows direct access to
   GPU memory from network or
   other external devices<sup>[2]</sup>
- This decreases transfer-latency significantly!



(Red) Conventional transfer (Green) RDMA transfer

## **Hough-Transformation**

- Transform particle impact in a detector layers into a set of possible trajectory-parameters
- These trajectory-parameters are accumulated into a 'hough-map'
- Each detected impact contributes one line to this map
- Intersections of multiple lines give a'trackcandidate' for further investigation
- Currently, we are able to process 500 hits per GPU in 13μs





#### **Algorithm runtime**

13µs

Interconnect Throughput

In the future



#### (Grey) Required performance

- Moores Law predicts that chip performance doubles roughly every 18 months.
  Extrapolating our current **13μs** based on this assumption, would put us in the range of **~3μs** by the year 2020.
- Network speed of the InfiniBand interconnect is expected to reach **200Gb/s** with its HDRx4 specification by the year 2018<sup>[3]</sup>

- The upcoming PCIe Gen. 4 specification is expected to provide **250Gb/s** at x16

- [1] Technically, this data copy would also go through the CPU, but it would make the graphic too confusing and was therefore not visualized.
- [2] M. Vogelgesang, L. Rota, N. Zilio, M. Caselle, L.E. Ardila Perez, M. Weber: "A high-throughput readout architecture based on PCI-Express Gen3 and DirectGMA technology", Journal of Instrumentation 11.02 (2016): P02007.
- [3] Based on the "InfiniBand Roadmap" of the 'InfiniBand Trade Assiciation'. (http://www.infinibandta.org)

KIT – University of the State of Baden-Wuerttemberg and National Research Center of the Helmholtz Associa

