

Elektrotechnisches Institut (ETI) Prof. Dr.-Ing. Michael Braun Prof. Dr.-Ing. Martin Doppelbauer Prof. Dr.-Ing. Marc Hiller Kaiserstr.12. 76131 Karlsruhe



| Title:        | A Novel DC/3AC-Converter Topology with Reduced Component Effort                                                                                                                                                                      |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Authors:      | Christian Axtmann, Johannes Kolb, Michael Braun                                                                                                                                                                                      |  |  |
| Institute:    | Karlsruhe Institute of Technology (KIT)<br>Elektrotechnisches Institut (ETI)<br>Electrical Drives and Power Electronics                                                                                                              |  |  |
| Туре:         | Conference Proceedings                                                                                                                                                                                                               |  |  |
| Published at: | 43rd Annual Conference of the IEEE Industrial Electronics Society (IECON 2017),<br>Beijing, China, 29 October 2017 - 1 November, 2017<br>Publisher: IEEE, Piscataway (NJ)<br>Year: 2017<br>ISBN: 978-1-5386-1127-2<br>Pages: 619-626 |  |  |
| Hyperlinks:   | DOI: <u>10.1109/IECON.2017.8216108</u>                                                                                                                                                                                               |  |  |

© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

# A Novel DC/3AC-Converter Topology with Reduced Component Effort

Christian Axtmann Institute of Electrical Engineering Karlsruhe Institute of Technology Karlsruhe, Germany Email: christian.axtmann@kit.edu Johannes Kolb SHARE at KIT Schaeffler Technologies AG & Co. KG Karlsruhe, Germany Email: johannes.kolb@schaeffler.com Michael Braun Institute of Electrical Engineering Karlsruhe Institute of Technology Karlsruhe, Germany Email: michael.braun@kit.edu

Abstract—A novel topology is proposed that interfaces between one or multiple DC sources and a three-phase machine. The DCside converter consists of two half-bridges that form a specialized converter. The half-bridges operate at a reduced voltage which reduces inductor effort and switching losses. The resulting four DC-link levels power two three-phase bridges that can drive open-winding machines. The circuit is analyzed and compared to the common three-phase-bridge with DC converter by means of component stress and thus component effort. Finally, closed loop control is examined, synthesized and confirmed by simulation results.

#### I. INTRODUCTION

In today's world of electric transportation, many measures are taken to improve the cruising range and costs of hybrid or full electric vehicles (HEV, EV). In the design process of electric vehicles, the volume and costs of individual submodules is one of the most crucial criteria to optimize as they define the total costs and efficiency.

[1] and [2] state cost distributions in power electronic converters, furthermore [1] also states a volume distribution. Regarding volume, most space is taken up by air (approx. 50%) followed by cooling and passive components (approx. 20% each). About one third of material costs fall upon semiconductors, followed by passives (approx. 26%) and sensors (approx. 25%).

By system integration, the 'air'-fraction in volume can be reduced. Examples for recent developments in this field are double sided cooled modules (DSC modules) that shrink the power modules size [3] and thus increase power density. Because of the improved heat transfer, cooling effort can also be reduced. Among others, this offers the possibility to integrate power electronics into a wheel hub drive [4].

The second most important leverage to shrink the converter's volume are the passive components, such as DClink capacitances and DC-converter inductances. [5] shows that a higher pulse frequency can lead to smaller filters and thus passive components, which is already reachable for high power converters when using novel semiconductor materials such as silicon carbide (SiC). Besides pulse frequency, [5] reduces the total converter volume (up to a certain point) by interleaving multiple DC converters. In [6] and [7] magnetic coupling of inductors of interleaved phases can reduce inductor volume even further. In this contribution, the approach is also to tackle the DC-converter inductances. Recent research [8] has brought up another way to decrease the inductor volume by decreasing the pulsed voltage across the inductor. Since this is independent from the aforementioned remedies of increased pulse frequency and interleaved DC converters, they are still applicable additionally in the proposed topology and could lead to an even further reduction in component size.

In the following publication, the basic idea of splitting the DC-link and attaching DC-converters and three-phase bridges to the partial voltages and aim of the proposed topology is explained. A circuit analysis reveals the working principle. Thereupon, a control scheme for all degrees of freedom is derived. Subsequently, the topology is compared to a three-phase bridge with boost converter, regarding component expense. Simulation results demonstrate correct operation of the derived control scheme. A conclusion and an outlook finish the contribution.

### II. THE NOVEL CONVERTER TOPOLOGY

The novel topology is presented in fig. 1. The circuit consists of two half-bridges that form a DC converter with reduced voltage ( $T_{T1}$ ,  $T_{T2}$ ,  $T_{B1}$ ,  $T_{B2}$ ) and two three-phase bridges ( $T_{11}$ - $T_{26}$ ). Because of the reduced working-voltage of the DC converter, semiconductors with smaller blocking voltage and down-scaled inductors can be used in the DC converter stage to achieve the same current ripple as a common three-phase bridge with boost converter.

Hence, the converter-topology is aimed to reduce the converter volume. Also, if multiple sources are used, the overall growth of the converter is less than that of a comparable three-phase bridge with boost converter, because only smaller DC converter 'submodules' need to be replicated.

The proposed circuit is based on patent application [9]. The basic concept of half-bridges that utilize a fraction of the total DC-link voltage was issued in [8] for a battery-fed multilevel H-bridge cell. An idea of feeding a four-level T-type converter with this kind of DC converter is published in [10] for an uninterruptible power supply. By attaching two three-phasebridges to the two inner resp. outer potentials, an open-winding machine can be fed. With an adequate control of the threephase-bridges, it is possible to run the machine over the span of source voltage of modern battery systems. The advantage



Fig. 1. Schematic of the proposed topology. All mentioned voltages and currents are marked.

of the proposed topology is the reduction in size of the DC converter. Both semiconductor and inductor volume can be decreased, which is shown in the next section.

# III. CIRCUIT ANALYSIS

The following circuit analysis is done for ideal components, thus neglecting the parasitic resistance of both inductors and capacitors as well as the drop voltage and switching behavior of semiconductors. The source voltage  $V_{\rm S}$  needs to be in the range of

$$v_{\rm C2} \le V_{\rm S} \le v_{\rm C1} + v_{\rm C2} + v_{\rm C3} \tag{1}$$

otherwise the DC converter's freewheeling diodes conduct. The DC converter features 4 switching states, as shown in fig. 2. Assuming stationary operation, the DC converter's outputvoltage is

$$v_{\rm DC} = V_{\rm S} \tag{2}$$

so that the inductor-voltage is

$$v_{\rm L} = 0 \tag{3}$$

Furthermore, if the symmetry  $u_{C1} = u_{C3}$  is assumed,  $v_{DC}$  is adjusted by switching between the two switching states a) and d) from fig. 2, so that the source current  $i_d$  either flows through  $T_{T1}$  and  $T_{B2}$  or  $T_{T2}$  and  $T_{B1}$ .

So, the half-bridges output currents  $i_{E,x}$  result in

$$i_{\rm E1+} = i_{\rm E1-} = i_{\rm E1} = \frac{V_{\rm S} - v_{\rm C2}}{v_{\rm C1} + v_{\rm C3}} \cdot i_{\rm d}$$
 (4)

$$i_{\rm E2+} = i_{\rm E2-} = i_{\rm E2} = \left(1 - \frac{V_{\rm S} - v_{\rm C2}}{v_{\rm C1} + v_{\rm C3}}\right) \cdot i_{\rm d}$$
 (5)

To get constant DC-link voltages, the DC-link capacitor currents  $i_{Cn}$  must be zero, which means that the current consumption  $i_{B,x}$  of the attached three-phase-bridges must compensate the sourced currents of the DC-converter in the particular DC-link rails:

$$i_{\rm Bx} = i_{\rm Ex}|_{x=1.2}$$
 (6)

If a power  $P_A$  has to be transferred from the DC source to the machine's terminals, then both three-phase bridges can contribute a fraction of the total output power, so that

$$P_{\rm A} = P_{\rm B1} + P_{\rm B2} \tag{7}$$

Furthermore, if losses are neglected, the source current can be expressed as

$$i_{\rm d} = \frac{P_{\rm A}}{V_{\rm S}} \tag{8}$$

As the DC voltage of the three-phase bridges is known, the DC input currents of each bridge can be expressed as

$$i_{\rm B1} = \frac{P_{\rm B1}}{v_{\rm C1} + v_{\rm C2} + v_{\rm C3}} \qquad = \frac{b \cdot P_{\rm A}}{v_{\rm C1} + v_{\rm C2} + v_{\rm C3}} \qquad (9)$$

$$i_{\rm B2} = \frac{P_{\rm B2}}{v_{\rm C2}} = \frac{(1-b) \cdot P_{\rm A}}{v_{\rm C2}}$$
 (10)

The parameter b defines the distribution of the total outputpower to the three-phase bridges. Solving (6) with (4), (5), (8), (9) and (10) for b brings

$$b = \frac{(V_{\rm S} - v_{\rm C2})(v_{\rm C1} + v_{\rm C2} + v_{\rm C3})}{V_{\rm S}(v_{\rm C1} + v_{\rm C3})}$$
(11)



Fig. 2. Possible switching states of the primary DC converter. In stationary and symmetric operation, only states a) and d) are used. The states b) and c) can be used to control the symmetry of  $u_{C1} - u_{C3}$  (see section IV-C).



Fig. 3. Distribution b of the total output-power to the two three-phase bridges as a function of  $V_{\rm S}$  and a fixed ratio of  $\frac{v_{\rm C1}}{v_{\rm C2}}=0.5$  and symmetry ( $v_{\rm C1}=v_{\rm C3}$ ). It can be seen that the power distribution is defined for the whole supply voltage range.

Fig. 3 depicts the dependence of b on  $V_{\rm S}$ . This arises the question, how the power distribution is achieved. Examining the power balance of bridge 1 shows

$$P_{\rm B1} = \frac{3}{2} \,\hat{I} \,\hat{V}_{\rm B1} \cos(\varphi) \stackrel{!}{=} b \cdot P_{\rm A} = b \cdot \frac{3}{2} \,\hat{I} \,\hat{V}_{\rm M} \cos(\varphi) \quad (12)$$

$$\hat{V}_{\rm B1} = b \cdot \hat{U}_{\rm M} \tag{13}$$



Fig. 4. Maximum achievable phase voltage amplitude of the proposed topology for varying source voltage. As a comparison, the maximum achievable machine voltage of a common three-phase bridge with wye-connected machine is shown (blue) and with additional DC converter (yellow, see fig. 11).

Similar calculation for bridge 2 leads to

$$V_{\rm B2} = (1-b) \cdot V_{\rm M}$$
 (14)

In eq. (12)  $P_{\rm B}$  is the power that one bridge transfers.  $\hat{I}$  and  $\hat{V}_{\rm Bn}$  are the three-phase bridge's AC-side voltages,  $\hat{V}_{\rm M}$  is the machine's phase voltage amplitude. It can be seen that the power distribution can be achieved by distribution of the wanted machine voltage to the associated three-phase bridges.

Since the particular amplitudes of the three-phase bridges are a function of the source voltage, the maximum achievable machine voltage amplitudes must be investigated. This is done separately for each bridge. The maximum AC amplitude that a three-phase bridge can create (without zero-sequence) is half the DC-link voltage (defined phase-to-neutral). So, solving (13) with (11) results in

$$b \cdot \hat{V}_{\mathrm{M,max}} = \hat{V}_{\mathrm{B1,max}} \left( = \frac{v_{\mathrm{C1}} + v_{\mathrm{C2}} + v_{\mathrm{C3}}}{2} \right)$$
 (15)

$$\hat{V}_{\rm M,max}\Big|_{\rm B1,max} = \frac{(v_{\rm C1} + v_{\rm C3}) V_{\rm S}}{2 (V_{\rm S} - v_{\rm C2})}$$
(16)

In similar manner, the operating limit of bridge 2 is achieved at

$$\hat{V}_{\rm M,max}\Big|_{\rm B2,max} = \frac{(v_{\rm C1} + v_{\rm C3}) V_{\rm S}}{2 (v_{\rm C1} + v_{\rm C2} + v_{\rm C3} - V_{\rm S})}$$
(17)

If none of the three-phase bridges may leave their linear operating rage, the maximum achievable phase voltage amplitude  $\hat{V}_{\rm M,max}$  is

$$\hat{V}_{\mathrm{M,max}} = \min\left(\left.\hat{V}_{\mathrm{M,max}}\right|_{\mathrm{B1,max}}, \left.\hat{V}_{\mathrm{M,max}}\right|_{\mathrm{B2,max}}\right) \quad (18)$$

Fig. 4 shows the maximum achievable phase voltage amplitude  $\hat{V}_{M,max}$  as a function of the source voltage  $V_S$ . As a reference, the maximum phase voltage amplitude of a three-phase bridge with and without DC converter is shown. By



Fig. 5. Example of the maximum achievable phase voltage amplitude for a source voltage in the range of 200 V to 400 V and a machine with 230 V phase voltage amplitude.



Fig. 6. Subcircuit of the DC converter. The converter output-voltage can be divided in  $v_{\rm T}+v_{\rm B}.$ 

adapting the DC-link voltages as a function of the source voltage, the operating range can be flattened and expanded. An exemplary implementation is shown in fig. 5.

#### **IV. CONTROL ANALYSIS AND SYNTHESIS**

As it can be seen in fig. 1, there are 3 DC-link capacitors and one inductor per voltage source besides the machine. As every of these energy storages contribute one degree of freedom, there are overall 4 degrees of freedom:  $i_{Ln}$ ,  $v_{C1}$ ,  $v_{C2}$ ,  $v_{C3}$ . These degrees of freedom must be controlled for proper operation of the proposed topology, which is described in the following paragraphs.

#### A. Control of the inductor current $i_{Ln}$

For the analysis of the inductor current control loop, the ohmic resistance of the inductor is neglected.



Fig. 7. Control path of the inductor current. The sum voltage  $v_{\Sigma} = v_{\rm T} + v_{\rm B}$  can adjust the inductor voltage. The difference voltage  $v_{\Delta}$  has no effect for current control. The source voltage  $V_{\rm S}$  is a (measurable) disturbance value that can be precontrolled.

The analysis is valid for all sources n, so that the index is omitted for the sake of clarity. Starting from the known relation between voltage and current of an inductor

$$v_{\rm L}(t) = L \cdot \frac{{\rm d}i_{\rm L}(t)}{{\rm d}t} \tag{19}$$

and fig. 1, it can be seen that the inductor voltage is the difference between the source voltage and the DC converter output voltage

$$v_{\rm L}(t) = V_{\rm S} - v_{\rm DC}(t) \tag{20}$$

The DC converter voltage  $v_{\rm DC}$  can be split in two voltages  $v_{\rm T}$  and  $v_{\rm B}$  that are referenced to a virtual potential "0" laying in the middle of  $v_{\rm C2}$ , as shown in fig. 6. So every half of the DC converter can create a separate mean voltage within a pulse period in the range of

$$v_{\rm T} \in \left[\frac{V_{\rm C2}}{2}; \frac{V_{\rm C2}}{2} + V_{\rm C1}\right]$$
 (21)

resp.

$$v_{\rm B} \in [\frac{V_{\rm C2}}{2}; \frac{V_{\rm C2}}{2} + V_{\rm C3}].$$
 (22)

 $v_{\rm T}$  and  $v_{\rm B}$  can be expressed in terms of sum and difference by

$$v_{\Sigma} = v_{\mathrm{T}} + v_{\mathrm{B}} \qquad v_{\Delta} = v_{\mathrm{T}} - v_{\mathrm{B}} \tag{23}$$

resp.

$$v_{\rm T} = \frac{1}{2}(v_{\Sigma} + v_{\Delta})$$
  $v_{\rm B} = \frac{1}{2}(v_{\Sigma} - v_{\Delta})$  (24)

The sum  $v_{\Sigma}$  matches the DC converter's output voltage  $v_{DC}$ , whereas the difference  $v_{\Delta}$  does not influence  $v_{DC}$ . Therefore  $v_{\Sigma}$  can be used for current control of the source inductances and  $v_{\Delta}$  remains for the control of another degree of freedom. This is used in section IV-C. The resulting control path is shown in fig. 7. Common control design strategies (e.g. amplitude optimum) can be applied for the current controller, as the control path is linear within its operating limits.



Fig. 8. Cascaded control scheme of the inner capacitor voltage  $v_{C2}$ . The subsidiary control of the inductor current can be approximated as a PT1 element. Its time constant  $T_{I}$  is then the reciprocal of the current-control loop crossover frequency.

#### B. Control of the inner capacitor voltage $v_{C2}$

The inductor current always flows through the inner capacitor  $C_2$ , independent from the particular switching state of the DC converter. This is illustrated in fig. 2. On the contrary, the current flowing through the outer capacitors  $C_1$  and  $C_3$  is a function of the switching state (see also fig. 2).

This qualifies the primary DC converter to control the inner capacitor voltage  $v_{C2}$ . It would also be possible to control the sum voltage  $v_{C1} + v_{C2} + v_{C3}$ . But as the current through the outer capacitors is a function of the DC converter's duty cycle (see fig. 2), the non-linearity of the circuit because of its right-half-plane zero needs to be considered. The structure of the derived closed loop voltage control is shown in fig. 8. Again, the control path is linear within its operating range, so that common design strategies can be applied as voltage controller (e.g. symmetrical optimum).

# C. Control of the outer capacitor voltage symmetry $v_{C1} - v_{C3}$

The outer capacitor voltages are controlled in terms of symmetry and absolute value. This is advantageous, as the DC converter still features a way of intervention by adjusting the difference voltage  $v_{\Delta}$  which can be used for symmetry control. The absolute capacitor voltages are finally controlled by adequate current consumption of the three-phase bridges.

Aim of the symmetry control is to keep the difference  $v_{C1} - v_{C3} = 0$ . Assuming identical capacitances ( $C_3 = C_1$ ), this difference can be expressed as

$$v_{\rm C1} - v_{\rm C3} = \frac{1}{C_1} \int i_{\rm C1} \,\mathrm{d}t - \frac{1}{C_3} \int i_{\rm C3} \,\mathrm{d}t$$
 (25)

$$v_{\rm C1} - v_{\rm C3} = \frac{1}{C_1} \int i_{\rm C1} - i_{\rm C3} \,\mathrm{d}t$$
 (26)

Replacing the capacitor currents by the duty cycles and inductor current yields the non-linear equation

$$v_{\rm C1} - v_{\rm C3} = \frac{1}{C_1} \int i_{\rm L} \left( \underbrace{\frac{v_{\rm T} - \frac{v_{\rm C2}}{2}}{v_{\rm C1}}}_{a_{\rm T_{\rm T1}}} - \underbrace{\frac{v_{\rm B} - \frac{v_{\rm C2}}{2}}{v_{\rm C3}}}_{a_{\rm T_{\rm B2}}} \right) \, \mathrm{d}t \quad (27)$$

In a first step, this can be linearized around its operating point at  $v_{C1} \approx v_{C3}$  (symmetry)

$$v_{\rm C1} - v_{\rm C3} = \frac{1}{C_1} \int \frac{i_{\rm L}}{v_{\rm C1}} (v_{\rm T} - v_{\rm B}) \,\mathrm{d}t$$
 (28)

$$v_{\rm C1} - v_{\rm C3} = \frac{1}{C_1} \int \frac{i_{\rm L}}{v_{\rm C1}} v_{\Delta} \,\mathrm{d}t \tag{29}$$



Fig. 9. Control scheme for symmetry control of  $v_{C1} - v_{C3}$ . The control path itself is still non-linear (blue) and is linearized with its inverse function (red).



Fig. 10. Control scheme for voltage (and thus power) distribution in  $\alpha/\beta$  (green). The power distribution b is shown in blue. Because of this feed-forward-control, a P-controller is sufficient for keeping the capacitor voltages at its set-points (red).

The resulting control path is shown in fig. 9. The resulting transfer function is still non-linear but can be linearized with its inverse function as  $v_{C1}$  and  $i_L$  are measured values.

# D. Control of the absolute outer capacitor voltages $v_{C1}$ and $v_{C3}$ and machine control

As final degree of freedom, the absolute values of the outer capacitor voltages need to be controlled. This can be achieved by varying the current consumption of the attached three-phase bridges. Because of the advantageous feed-forward control of the power distribution among the bridges with factor b, the prevailing ratios of the capacitor voltages are only minimally disturbed. Hence, a simple P-controller is sufficient to keep the wanted symmetry of capacitors  $C_1$  resp.  $C_3$  and  $C_2$ .

The control scheme is shown in fig. 10. The voltage space-vector  $u_{\alpha\beta}^*$  of an common overlaid vector control is weighted with *b* resp. 1 - b which results in the voltage space-vectors for both the three-phase bridges. Since *b* was derived to fulfill eq. (6), no deviation in the DC-link voltages should appear. Remaining deviations or set-point steps can be taken over by a P-controller.



Fig. 11. Common three-phase bridge with attached boost-converter as reference topology.

## V. COMPARISON OF THE COMPONENT EXPENSE TO A THREE-PHASE BRIDGE WITH BOOST CONVERTER

Since it is one of the most common power converters, a three-phase bridge with attached DC converter (fig. 11) serves as a reference for comparison (below indexed 'ref'). This reference is chosen because of the identical functionality, such as the possibility to attach multiple sources and a constant maximum phase voltage amplitude. The three-phase bridge has the ability to generate a zero-sequence voltage, so that a higher modulation depth can be achieved. The proposed topology is feeding an open-winding machine, so a zero-sequence in voltage leads to an (unwanted) zero-sequence in current. Thus, the machine's absolute phase voltage must be considered.

Moreover, equal sources and machines for both topologies are assumed. First, the DC-link voltage constraints are compared, followed by the estimation of the inductor and semiconductor volumes. The section is concluded by the calculation of the capacitor volume.

If the source voltage ranges from  $V_{S,min}$  to  $V_{S,max}$ , the maximum DC-link voltage of the three-phase bridge can reach  $V_{S,max}$ . As a result, the boost converter's output-voltage (fig. 11) is a function of the DC-link voltage:

$$v_{\rm DC,ref} \sim V_{\rm C} = V_{\rm S,max}$$
 (30)

Because of eq. (1), the DC-link voltages for the proposed topology are chosen to  $v_{C2} = V_{S,min}$  and  $v_{C1} + v_{C2} + v_{C3} = V_{S,max}$ . This results in the proportionality

$$v_{\rm DC,novel} \sim V_{\rm S,max} - V_{\rm S,min}$$
 (31)

Following [11], the volume  $\mathrm{Vol}_{\mathrm{L}}$  of an inductor is a function of its stored energy and thus proportional to its value of inductance

$$\operatorname{Vol}_{\mathrm{L}} \sim L^{0.77} \tag{32}$$

It should be noted that [5] and [6] state a linear dependence between stored energy and volume of an inductor. So the use of the exponent 0.77 from [11] depicts an worse case. Generally spoken, the inductance is a function of the available voltage and tolerable current ripple.

$$L \sim \frac{v_{\rm L}}{\Delta i_{\rm L}} \tag{33}$$

Aiming for equal current ripple for both topologies, the inductor's value reduces by

$$\frac{\text{Vol}_{\text{L,novel}}}{\text{Vol}_{\text{L,ref}}} = \left(\frac{V_{\text{S,max}} - V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{0.77} = \left(1 - \frac{V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{0.77}$$
(34)

The DC converter's transistors also shrink in size, as their breakdown voltage  $V_{\rm br}$  is reduced from  $V_{\rm S,max}$  to  $\frac{V_{\rm S,max}-V_{\rm S,min}}{2}$ . [11] states a dependency for IGBT volume Vol<sub>Tr</sub> vs. breakdown voltage  $V_{\rm br}$  as

$$\operatorname{Vol}_{\mathrm{Tr}} \sim V_{\mathrm{br}}^{1.8} \tag{35}$$

Keeping in mind that the number of switches is doubled, the reduction in DC converter semiconductor-volume is

$$\frac{\text{Vol}_{\text{Tr,DC,novel}}}{\text{Vol}_{\text{Tr,DC,ref}}} \sim 2 \cdot \left(\frac{V_{\text{S,max}} - V_{\text{S,min}}}{2 V_{\text{S,max}}}\right)^{1.8} = 2 \cdot \left(\frac{1}{2} - \frac{1}{2} \cdot \frac{V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{1.8}$$
(36)

Depending on the particular implementation, it might benefical to use MOSFETs here. If so, [11] states that semiconductor volume is additionally increased by factor 2.5.

In the same way, the change in semiconductor volume of the AC side can be estimated. The number of semiconductors has doubled, but the second three-phase bridge has a lower operating voltage:

$$\frac{\text{Vol}_{\text{Tr,AC,novel}}}{\text{Vol}_{\text{Tr,AC,ref}}} \sim 1 + \left(\frac{V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{1.8}$$
(37)

At last, the capacitor expense needs to be considered. Following [11], the volume of an electrolytic capacitor  $Vol_C$  is a function of the working voltage  $V_C$  and RMS current  $I_{C,rms}$ :

$$\operatorname{Vol}_{\mathcal{C}} \sim \left(V_{\mathcal{C}}\right)^{1.5} \cdot \left(I_{\mathcal{C}, \mathrm{rms}}\right)^1 \tag{38}$$

[13] derives the DC-link capacitor's RMS current stress of a three-phase bridge. In the reference topology, the two RMS currents of both the boost converter and the threephase bridge additively superimpose [13, app. A], so that  $I_{\rm C,rms,ref} = I_{\rm boost,rms} + I_{\rm bridge,rms}$  (worst-case scenario). In the proposed topology, the outer capacitors are also stressed by  $I_{\rm C,rms,ref}$ , so that the reduction in volume is

$$\frac{\text{Vol}_{\text{C1+3}}}{\text{Vol}_{\text{C,ref}}} \sim 2 \cdot \left(\frac{V_{\text{S,max}} - V_{\text{S,min}}}{2V_{\text{S,max}}}\right)^{1.5} = 2 \cdot \left(\frac{1}{2} - \frac{1}{2} \cdot \frac{V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{1.5}$$
(39)

The inner capacitor is stressed by  $2 \cdot I_{\rm bridge,rms}$  but only by a neglectable amount of RMS current from the DC converter (because of buck-converter behaviour, see fig. 2), so that the change in volume can be approximated by

$$\frac{\text{Vol}_{\text{C2}}}{\text{Vol}_{\text{C,ref}}} \sim \left(\frac{V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{1.5} \cdot \left(\frac{2 \ I_{\text{bridge,rms}}}{I_{\text{boost,rms}} + I_{\text{bridge,rms}}}\right)^{1} \\ < \left(\frac{V_{\text{S,min}}}{V_{\text{S,max}}}\right)^{1.5} \cdot 2 \quad (40)$$

Finally, the total capacitor volume change is

$$\frac{\text{Vol}_{\text{C,novel}}}{\text{Vol}_{\text{C,ref}}} = \frac{\text{Vol}_{\text{C1+3}}}{\text{Vol}_{\text{C,ref}}} + \frac{\text{Vol}_{\text{C2}}}{\text{Vol}_{\text{C,ref}}}$$
(41)

For a source voltage range of  $\frac{V_{\text{S,max}}}{V_{\text{S,min}}} = \frac{2}{1}$ , the achievable changes in component volume are shown in table I.

TABLE I CHANGE IN COMPONENT VOLUME FOR A SOURCE VOLTAGE RANGE OF  $\frac{V_{\rm S,max}}{V_{\rm S,min}} = \frac{2}{1}$ 

| Component              | <b>Reference Topology</b> | Proposed Topology |
|------------------------|---------------------------|-------------------|
| Inductor               | 100%                      | 59%               |
| Capacitors             | 100%                      | 95.7%             |
| DC converter semicond. | 100%                      | 16%               |
| AC converter semicond. | 100%                      | 129%              |

The results in table I show the change in component effort. First, the inductor volume is significantly reduced. This is caused by the smaller pulsed voltage across the inductor, which is one of the main characteristics of the proposed topology. Known optimizations from state-of-the-art DC-converters, like multiple interleaved phases and higher pulse frequency can still be applied, as these are independent from the particular topology. So these optimizations can reduce the total inductorvolume even further.

The total DC-link capacitor volume stays nearly unchanged. With optimized pulse patterns on the DC- and AC-side, capacitor current shaping could be achieved to reduce the capacitor RMS-current and thus the total capacitor volume.

At first sight, the aforementioned reduction in passive component effort seems to happen at the expense of semiconductor effort.

But, as both DC and AC converter have to transfer about the same amount of power, the semiconductor volume should be considered in sum per topology. Hence, the reference topology virtually has a component expense of 200%, compared to 145% of the proposed topology. This means that the total semiconductor effort is reduced to about 72.5%.

#### VI. SIMULATION RESULTS

A simulation was conducted to validate the proposed circuit analysis and control scheme. The source voltage is assumed to stay constant, an open-winding induction motor is simulated as machine. The rotational speed is also assumed constant. Dimensioning of the passive components, set-point values and machine parameters of its T-equivalent circuit are listed in table II. Both inductor-current and capacitor-voltage controllers are designed as symmetric optimized controllers. The machine currents are controlled by a direct field oriented control (direct FOC) as it is e.g. described in [12, ch. 13]. Because of the open-winding configuration of the machine, a zero current controller must be added. Otherwise, an uncontrolled zero sequence in current can occur. The result of a load step in machine torque is shown in fig. 12. The step in output-power is not fed back to the DCconverter controller. So for the DC-link voltage controller, the step depicts a disturbance value. By feed-forwarding the output-power, the DC-link voltage transient could be further improved.

TABLE II PARAMETERS USED FOR SIMULATION

| Parameter                     | Value              | Explanation                       |
|-------------------------------|--------------------|-----------------------------------|
| $f_{ m S}$                    | $8\mathrm{kHz}$    | Semiconductor Switching Frequency |
| L                             | $800\mu\mathrm{H}$ | DC converter inductance           |
| $C_1, C_3$                    | $450\mu\mathrm{F}$ | outer DC-link capacitors          |
| $C_2$                         | $300\mu\mathrm{F}$ | inner DC-link capacitor           |
| $V_{\rm S1}$                  | $300\mathrm{V}$    | source voltage                    |
| $V_{\rm C1}^* = V_{\rm C3}^*$ | $110\mathrm{V}$    | DC-link setpoint voltage          |
| $V_{\rm C2}^*$                | $160\mathrm{V}$    | DC-link setpoint voltage          |
| $L_{\rm m}$                   | $70\mathrm{mH}$    | magnetizing inductance            |
| $L_{S\sigma}$                 | $2\mathrm{mH}$     | stator leakage inductance         |
| $R_{\rm S}$                   | $0.4\Omega$        | stator resistance                 |
| $L'_{R\sigma}$                | $2\mathrm{mH}$     | rotor leakage inductance          |
| $R'_{ m R}$                   | $0.8\Omega$        | rotor resistance                  |

### VII. CONCLUSION AND OUTLOOK

In this publication, a novel converter topology is introduced. It is designated to drive a three-phase machine from one or multiple sources. The component effort of the needed DC converters and its inductors to couple various DC sources can be reduced by decreasing its switching voltage. A circuit analysis was done to prove the working principle of the topology as well as its present limitations. A basic estimation of component expense was done in comparison to the common three-phase bridge. Finally, a closed loop control was synthesized and simulation results were given. Future work will include more in-depth control analysis, determination of component stress and losses as well as experimental results.



Fig. 12. Simulation results for a load step from 1 Nm to 3 Nm at t = 16 ms, resulting in a q-current step from 4.9 A to 14.7 A. The first plot shows the machine's phase-voltages, the second plot the phase-currents. The third plot shows the DC-link voltages and indicates the function of the synthesized control scheme. The fourth plot shows the inductor current of the DC converter.

#### REFERENCES

- M. März, A. Schletz, B. Eckardt, S. Egelkraut, H. Rauh, *Power electronics* system integration for electric and hybrid vehicles, 6th International Conference on Integrated Power Electronics Sytem (CIPS), Nuremberg, Germany, 2010.
- [2] S. Rogers, U.S. Departement of Energy: (2017, April 25), Advanced Power Electronics and Electric Motors R&D [Online]. Available: https://energy.gov/sites/prod/files/2014/03/f13/ape00a\_rogers\_2013\_o.pdf
- [3] A. Grassmann, O. Geitner, W. Hable, C. Neugirg, A. Schwarz, F. Winter, I. Yoo, *Double Sided Cooled Module concept for High Power Density in HEV Applications*, in Proceedings of PCIM Europe 2015; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Nuremberg, Germany, 2015, pp. 442-448.
- [4] D. R. Andersson, K. Brinkfeldt, S. Nord, J. Ottoson, G. Lampic, G. Gotovac, O. Zschieschang, H. Baumgrtel, M. Brusius, E. Kaulfersch, F. Hilpert, A. Otto, S. Frankeser, *COSIVU - Compact, smart and reliable drive unit for fully electric vehicles*, in 2016 Pan Pacific Microelectronics Symposium (Pan Pacific), Big Island, USA, 2016.
- [5] B. Eckardt, A. Hofmann, S. Zeltner, M. Maerz, Automotive Powertrain DC/DC Converter with 25kW/dm<sup>3</sup> by using SiC Diodes, in 4th Interna-
- [8] M. Gommeringer, F. Kammerer, J. Kolb, M. Braun, Novel DC-AC Converter Topology for Multilevel Battery Energy Storage Systems, in Proceedings of PCIM Europe 2013; International Exhibition and Confer-

tional Conference on Integrated Power Electronics Sytem (CIPS), Naples, Italy, 2006.

- [6] S. Chandrasekaran, L. U. Gokdere, Integrated magnetics for interleaved DC-DC boost converter for fuel cell powered vehicles, in 35th Annual Power Electronics Specialists Conference, Aachen, Germany, 2004.
- [7] S. Kimura, Y. Itoh, W. Martinez, M. Yamamoto, J. Imaoka, *Downsizing Effects of Integrated Magnetic Components in High Power Density DC-DC Converters for EV and HEV Applications*, in IEEE Trans. Ind. Appl., vol. 52, pp. 3294-3305, July-Aug. 2016. ence for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Nuremberg, Germany, 2013, pp. 699-706.
- J. Kolb, M. Gommeringer, Schaltungsanordnung und Verfahren zum Austausch elektrischer Energie, Patent Application DE 10 2014 005 124 A1, Oct. 10, 2015.
- [10] H. R. Nielsen, 3-Phase High Power UPS, Patent Application US 2008/0197706 A1, Aug. 21, 2008.
- [11] T. Bülo, Methode zur Evaluation leistungselektronischer Schaltungstopologien für die Annwendung in dezentralen Netzeinspeisern kleiner Leistung, Ph.D. dissertation, Universität Kassel, 2010.
- [12] N. Mohan, Electric Drives: An Integrative Approach, Mnpere, 2003.
- [13] J. W. Kolar, S. D. Round, Analytical calculation of the RMS current stress on the DC-link capacitor of voltage-PWM converter systems, IEE Proceedings - Electric Power Applications, 2006.