



## Fabrication of SiO2/4H-SiC (0001) interface with nearly ideal capacitance-voltage characteristics by thermal oxidation

Richard Heihachiro Kikuchi and Koji Kita

Citation: Applied Physics Letters **105**, 032106 (2014); doi: 10.1063/1.4891166 View online: http://dx.doi.org/10.1063/1.4891166 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/105/3?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in

Modeling of high-frequency capacitance-voltage characteristics to quantify trap distributions near SiO2/SiC interfaces J. Appl. Phys. **111**, 094509 (2012); 10.1063/1.4712431

Interfaces between 4H-SiC and Si O 2 : Microstructure, nanochemistry, and near-interface traps J. Appl. Phys. **97**, 034302 (2005); 10.1063/1.1836004

Effect of nitric oxide annealing on the interface trap density near the conduction bandedge of 4H–SiC at the oxide /(1120) 4H–SiC interface Appl. Phys. Lett. **84**, 1498 (2004); 10.1063/1.1651325

Effects of anneals in ammonia on the interface trap density near the band edges in 4H–silicon carbide metaloxide-semiconductor capacitors Appl. Phys. Lett. **77**, 3601 (2000); 10.1063/1.1328370

Study on electron trapping and interface states of various gate dielectric materials in 4H–SiC metal-oxidesemiconductor capacitors Appl. Phys. Lett. **77**, 2054 (2000); 10.1063/1.1312862

## AP Journal of Applied Physics



*Journal of Applied Physics* is pleased to announce André Anders as its new Editor-in-Chief



## Fabrication of SiO<sub>2</sub>/4H-SiC (0001) interface with nearly ideal capacitance-voltage characteristics by thermal oxidation

Richard Heihachiro Kikuchi<sup>1,a)</sup> and Koji Kita<sup>1,2</sup>

<sup>1</sup>Department of Materials Engineering, The University of Tokyo, 7-3-1 Hongo, Bunkyo-ku, Tokyo 113-8656, Japan <sup>2</sup>JST-PRESTO, Japan Science and Technology Agency (JST), 7-3-1 Hongo, Bunkyo-ku, Tokyo 113-8656,

Japan

(Received 17 April 2014; accepted 6 July 2014; published online 25 July 2014)

We fabricated SiO<sub>2</sub>/4H-SiC (0001) metal-oxide-semiconductor capacitors with nearly ideal capacitance-voltage characteristics, simply by the control of thermal oxidation conditions which were selected based on thermodynamic and kinetic considerations of SiC oxidation. The interface with low interface defect state density  $<10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> for the energy range of 0.1–0.4 eV below the conduction band of SiC was obtained by thermal oxidation at 1300 °C in a rampheating furnace with a short rise/fall time, followed by low temperature O<sub>2</sub> anneal at 800 °C. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4891166]

Silicon carbide (SiC) has attractive properties, such as high breakdown-field and high thermal conductivity, which are suitable for high-voltage power electronic devices with high energy-efficiency.<sup>1,2</sup> In addition, its ability to grow SiO<sub>2</sub> by thermal oxidation is one of the unique advantages of SiC over other wide-gap semiconductors. Among the typical polytypes of SiC (3C, 4H, and 6H), 4H-SiC is the most suitable polytype for electronic applications. However, thermal oxidation of SiC has been believed to induce significant amount of both interface defects<sup>3</sup> and near-interface traps,<sup>4</sup> which limit the inversion channel mobility of SiC metaloxide-semiconductor (MOS) field effect transistors, as well as the performance reliability. For 6H-SiC surfaces, wet oxidation has been reported to suppress the formation of those defects, and the interface state density  $(D_{it})$  is suppressed to  $10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup>.<sup>5,6</sup> In contrast it does not work efficiently for 4H-SiC,<sup>7,8</sup> which is the most extensively investigated polytype of SiC, even though some reports indicate that pyrogenic oxidation improves the interface of  $4H-SiC (0001)^9$ For the reduction of the effects of those interface defects on 4H-SiC, various passivation techniques including annealing in NO.<sup>10,11</sup> and  $H_2^{9,12}$  have been investigated. Among those techniques, POCl<sub>3</sub> treatment has been reported to work most effectively to  $D_{it}$ ,<sup>11</sup> though it does not contribute to improve the threshold voltage stability. For further reduction of  $D_{it}$ , we consider it is crucial to employ oxidation conditions suitable for the elimination of carbon-related byproducts from the interface because the carbon residues are the most possible origin of those defects on 4H-SiC.<sup>3,4</sup> In this study, we demonstrate the formation of SiO<sub>2</sub>/4H-SiC (0001) interface with  $D_{it}$  less than  $10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup>, simply by the control of thermal oxidation conditions without using those passivation techniques.

Thermal oxidation kinetics of SiC has been discussed by the modified Deal-Grove model,<sup>13</sup> where the generation and transport of CO are taken into account, in addition to the transport and consumption of  $O_2$  at the interface of SiO<sub>2</sub>/SiC. In this model, the overall reaction is expressed as

$$\operatorname{SiC} + \frac{3}{2}\operatorname{O}_2 \to \operatorname{SiO}_2 + \operatorname{CO} \uparrow.$$
 (1)

This simple consideration tells us that the oxidation conditions to enhance an immediate out-diffusion of CO from the SiO<sub>2</sub>/SiC interface are inevitably important. From the kinetic viewpoint, it would be better to limit the oxide thickness to enhance CO out-diffusion. We have already reported that the thickness region  $\sim 15$  nm is thin enough for the interface-reaction-limited growth for the dry oxidation at 1100–1300 °C on 4H-SiC (0001).<sup>14</sup> In addition, from the thermodynamic viewpoint, we also need to select the oxidation temperature and the  $O_2$  partial pressure ( $pO_2$ ) suitable for the enhancement of CO ejection. For the interface-reaction-limited growth, it is reasonable to consider that the interface is in non-equilibrium state where the gaseous products are immediately removed away from the interface. Then, the reaction with the most negative free energy change  $(\Delta G)$  would be dominant among the possible reactions between SiC and O<sub>2</sub>.<sup>15</sup> For the ideal case, where the reaction described by Eq. (1) occurs in one step, the SiO<sub>2</sub> formation is accompanied with the direct formation of CO molecule from SiC. It is noticed that such reaction is predicted to give the most negative  $\Delta G$  only in the limited range of temperature for a given  $pO_2$ . This is because carbon precipitation  $(SiC + O_2 \rightarrow SiO_2 + C)$  will be thermodynamically favored for low temperature region, whereas active oxidation  $(SiC + O_2 \rightarrow SiO + CO)$  will be dominant for high temperature region.<sup>15</sup> Taking into account the solubility limit of O<sub>2</sub> in SiO<sub>2</sub>,  $\sim 2.5 \times 10^{16}$  cm<sup>-316</sup> for 1-atm O<sub>2</sub> at around 1200 °C, one may assume that the effective  $pO_2$  at SiO<sub>2</sub>/SiC interface is calculated to be  $\sim 5 \times 10^2$  Pa for a oxidation in 1-atm  $pO_2$  ambient. Then the temperature window for the ideal reaction in 1-atm O<sub>2</sub> is approximately estimated to be 1100 - 1400 °C. Actually, we have observed a high activation energy (~3.8 eV) of 4H-SiC (0001) oxidation at 1100 - 1300 °C in 1-atm O<sub>2</sub>,<sup>14</sup> which is in good agreement

<sup>&</sup>lt;sup>a)</sup>Electronic mail: kikuchi@scio.t.u-tokyo.ac.jp

with the calculated energy barrier for the direct CO ejection from the interface via carbonyl structure.<sup>17</sup>

4H-SiC (0001), Si face, wafers with  $\sim 1 \times 10^{16} \text{ cm}^{-3}$ doped n-type epitaxial layers were cleaned in diluted HF, followed by the oxidation at 1100 and 1300 °C in 1-atm dry O<sub>2</sub> with the ramp-heating furnace. A short rise/fall time (>600 °C/min) was employed to minimize the unwanted additional oxidation at lower temperature where the carbon precipitation would be more pronounced. After the growth, some films were annealed additionally at 800 °C in O<sub>2</sub> for 30 min aiming for the reduction of interface defects. Such post-oxidation annealing (POA) in O<sub>2</sub> has been reported to work efficiently for the elimination of carbon residues and/or the annihilation of oxygen vacancies.<sup>5</sup> Note that 800 °C is sufficiently low temperature to neglect the additional growth of oxide in 30 min, which does not contribute to the interface deterioration by the oxidation at non-ideal temperature. The POA at high temperature in inert gas has been employed in some reports;6,8,18 however, we avoided such POA conditions to suppress the possible formation of oxygen vacancies. This is because the window for the thermodynamically ideal reaction moves to lower temperature for lower  $pO_2$ , as is concluded from thermodynamic consideration.<sup>15</sup> The backcontact was formed by Ni evaporation followed by postmetallization anneal in N2. Finally, Au electrodes were deposited as top-contact to form the MOS capacitors.

The bidirectional capacitance-voltage (C-V) characteristics measured with various frequencies from 1 kHz to 1 MHz are shown in Fig. 1 for the MOS capacitor fabricated with oxidation at 1300 °C and POA at 800 °C. The oxide thickness was determined to be ~14 nm by grazing incidence x-ray reflectivity. Not only the hysteresis but also the frequency dispersion of the C-V curves are well suppressed except for the depletion region where the effects of interface states appear slightly. The ideal C-V curve, calculated from Poisson's equation, is also shown in Fig. 1 as a broken line. For the calculation of the ideal curve, the oxide thickness, the doping density of substrate, and the flatband voltage  $(V_{FB})$  were set to 13.5 nm,  $1.5 \times 10^{16}$  cm<sup>-3</sup>, and 1.7 V, respectively. Note that the ideal curve agrees well with the



FIG. 1. Bidirectional C-V characteristics of the MOS capacitor  $(T_{ox} \sim 14 \text{ nm})$  fabricated by 1300 °C oxidation followed by POA at 800 °C in O<sub>2</sub>. Measurement was conducted at various frequencies from 1 kHz to 1 MHz. Broken line shows the ideal C-V curve calculated by Poisson's equation.

experimental high-frequency one at 1 MHz, which indicates the formation of interface with low density of interface defects. Especially, the good coincidence in accumulation region clearly shows that the effects of near-interface traps, which have been observed frequently in SiC MOS devices,<sup>10,19,20</sup> are well suppressed.

The  $D_{it}$  values were estimated by the conductance method<sup>21</sup> assuming the equivalent circuit shown in Fig. 2(a).  $C_{ox}$  is the capacitances of gate oxide.  $G_p$  and  $C_p$  are the conductance and capacitance of SiC, respectively. Since the maximum value of  $G_p/\omega$ , which was determined in the frequency range from 20 Hz to 2 MHz in our experimental condition, is directly related to the capacitance of interface traps,  $D_{it}$  is approximated as the following relationship:

$$D_{it} \cong \frac{2.5}{q} \left(\frac{G_p}{\omega}\right)_{max},$$
 (2)

where q and  $\omega$  are the elementary charge and the angular frequency, respectively. Note that this method is quantitatively more accurate and reliable, as long as the MOS capacitors have nearly ideal C-V characteristics, than the high-low frequency method which is often employed in the analysis of SiC MOS capacitors.<sup>10,11</sup>

Before applying the conductance method, we determined series resistance  $(R_s)$  by the extrapolation of highfrequency limit of the real part of impedance measured in accumulation region. Then,  $R_s$  was removed from the measured impedance. The typical results of frequency dependence



FIG. 2. (a) Equivalent circuit of MOS capacitors for conductance method. (b) Frequency dependence of  $G_p/\omega$  measured at room temperature for the MOS capacitor fabricated by 1300 °C oxidation followed by POA at 800 °C in O<sub>2</sub>. (c) Interface defect state density as a function of energy level below the conduction band, estimated from the peak values of  $G_p/\omega$  measured at various temperatures from 150 – 300 K. The oxides grown at 1100 °C, 1300 °C, and 1300 °C + POA at 800 °C in O<sub>2</sub> are compared.

This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP:

of  $G_p/\omega$  are shown in Fig. 2(b). From the peaks,  $D_{it}$  values were determined at each gate voltage, and shown in Fig. 2(c)as a function of energy level with reference to the conduction band edge of SiC. The measurements were done not only at room temperature but also at 150 and 200K to extend the energy range of the characterization toward the conduction band edge of SiC. As a result, for all the samples, we observed interface state density as low as  $\sim 10^{11} \text{ cm}^{-2} \text{ eV}^{-1}$ or less, which are lower than the reported values of asoxidized films on 4H-SiC (0001).<sup>20,22</sup> In previous reports, it has been indicated that, for as-oxidized films on 4H-SiC(0001),  $D_{it}$  increases sharply to the values ranging from  $10^{12}$  to  $10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup> near the conduction band edge.<sup>20</sup> We believe such significant improvement is attributable to the two factors: the limited oxide thickness to assure the removal of CO accumulation, and the oxidation with rampheating furnace which suppresses the unwanted lowtemperature oxidation of the interface. Both 1100 °C- and 1300 °C-oxidized interfaces show  $\sim 10^{11} \text{ cm}^{-2} \text{ eV}^{-1}$  or less for the energy range of 0.1-0.4 eV below the conduction band edge of SiC. For 1300 °C oxidation, slightly lower  $D_{it}$ is suggested than that of 1100 °C oxidation for deep energy region. We speculate this might come from the fact that 1100 °C is closer to the lower limit of the temperature range for thermodynamically ideal reaction.

It should be noted that the best results were demonstrated by the oxidation at 1300 °C followed by the lowtemperature POA at 800 °C in O<sub>2</sub> where  $D_{it} < 10^{11} \text{ cm}^{-2}$ eV<sup>-1</sup> was attained even 0.1 eV below the conduction band edge of SiC. This POA temperature is sufficiently low to neglect the additional oxidation of SiC at the interface, but expected to annihilate the defects at the interface or in the near-interface oxide. The oxidation temperature of 1300 °C is high enough to avoid the unwanted low-temperature mode as discussed above. On the other hand, oxidation at such a high temperature possibly induces oxygen vacancies, since it is suggested from the thermodynamic consideration that the generation of SiO would be enhanced at 1300 °C, which is close to the higher limit of the temperature range for the ideal reaction. Therefore, we speculate that the improvement by the low-temperature POA in O2 should be mainly attributed to the annihilation of oxygen vacancies induced by high-temperature oxidation. The observed  $D_{it}$  after POA is even less than the best reported ones with NO- or P-passivated interfaces,<sup>10,11</sup> especially for the shallow energy levels which have influences on n-channel field effect transistor operations. These results indicate that appropriate selection of oxidation conditions is more effective for the reduction of  $D_{it}$  compared with the conventional passivation process employing NO. Further reduction of  $D_{it}$  would be expected by combining our process with those passivation techniques. It is reported that defects with very fast time constant were observed for SiC MOS capacitors, which are detected by the measurements at as high-frequency as 100 MHz and low temperature conductance method.<sup>20,23</sup> However, our samples did not show any additional peaks in our measurement range even at 150K where the time constant is expected to become more than three orders longer than 300 K. This fact shows that there is no additional components called "very fast states"<sup>23</sup> in our samples. From



FIG. 3. Flatband voltage shifts of C-V curves of MOS capacitors by the application of constant electrical stress  $\pm 3$  MV/cm at room temperature for  $10^4$  s.

these results, we can conclude that one of the best way to reduce the interface defect state density at  $SiO_2/4H$ -SiC (0001) is to control the thermal oxidation conditions.

The fact that  $D_{it} < 10^{11} \text{ cm}^{-2} \text{ eV}^{-1}$  is achievable simply by the thermal oxidation even without any passivation techniques, indicates that SiO<sub>2</sub>/4H-SiC (0001) system is potentially favorable to form the interface with less dangling bonds. In general abrupt change of atomic arrangement induces significant strains at the oxide-semiconductor interfaces, which is one of the intrinsic driving forces to generate the interface defects. We have reported that near-interface structure of thermally grown oxides on 4H-SiC (0001), Si face, is less strained than that on (0001), C face,<sup>24</sup> and even less than those on Si (001).<sup>25,26</sup> We believe that this advantage of 4H-SiC (0001) would be one of the reasons why only low density of interface state defects are intrinsically introduced at this interface.

Last but not least, the stability of  $V_{FB}$  against the electrical stress was investigated at room temperature. The constant voltage stress  $\pm 3$  MV/cm was applied repeatedly and shift of  $V_{FB}$  was observed. The leakage current levels of the three samples were almost identical and less than  $\sim 10^{-6}$  A/cm<sup>2</sup> for +3 MV/cm stress. They did not change significantly throughout the stress test. As shown in Fig. 3, it was found that POA at 800 °C was quite effective to suppress the stressinduced  $V_{FB}$  shift, which was well below 100 mV after  $10^4$  second stress. This shift is not so small but comparable to the typically reported results of well-passivated 4H-SiC MOS devices.<sup>27</sup> Our results seem to have the rooms for further improvement by optimization of POA conditions.

In conclusion, we demonstrated nearly ideal C-V characteristics for SiO<sub>2</sub>/4H-SiC (0001) MOS capacitors, simply by the control of thermal oxidation conditions. The low interface defect state density,  $<10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup> for the energy range of 0.1–0.4 eV below the conduction band edge of SiC, was observed for the interface fabricated by thermal oxidation at 1300 °C, followed by POA at 800 °C. These results indicate that the interface with low interface defect density is achievable for 4H-SiC (0001) simply by thermal oxidation.

<sup>&</sup>lt;sup>1</sup>J. A. Cooper, Jr. and A. K. Agarwal, Proc. IEEE 90, 956 (2002).

<sup>&</sup>lt;sup>2</sup>B. J. Baliga, Proc. IEEE 82, 1112 (1994).

<sup>&</sup>lt;sup>3</sup>F. Devynck, A. Alkauskas, P. Broqvist, and A. Pasquarello, Phys. Rev. B **83**, 195319 (2011).

- <sup>4</sup>V. V. Afanas'ev, M. Bassler, G. Pensl, and M. Schulz, Phys. Status Solidi A **162**, 321 (1997).
- <sup>5</sup>L. Lipkin and J. W. Palmour, J. Electron. Mater. 25, 909 (1996).
- <sup>6</sup>T. Ouisse, N. Becourt, C. Jausaud, and F. Templier, J. Appl. Phys. **75**, 604 (1994).
- <sup>7</sup>R. Palmieri, H. Boudinov, C. Radtke, and E. F. da Silva, Jr., Appl. Surf. Sci. **255**, 706 (2008).
- <sup>8</sup>S. Harada, R. Kosugi, J. Senzaki, W. Cho, and K. Fukuda, J. Appl. Phys. **91**, 1568 (2002).
- <sup>9</sup>K. Fukuda, M. Kato, K. Kojima, and J. Senzaki, Appl. Phys. Lett. 84, 2088 (2004).
- <sup>10</sup>S. Dhar, L. C. Feldman, S. Wang, T. Isaacs-Smith, and J. R. Williams, J. Appl. Phys. **98**, 014902 (2005).
- <sup>11</sup>D. Okamoto, H. Yano, T. Hatayama, and T. Fuyuki, Appl. Phys. Lett. 96, 203508 (2010).
- <sup>12</sup>J. Senzaki, K. Kojima, S. Harada, R. Kosugi, S. Suzuki, T. Suzuki, and K. Fukuda, IEEE Electron Device Lett. 23, 13 (2002).
- <sup>13</sup>Y. Song, S. Dhar, L. C. Feldman, G. Chung, and J. R. Williams, J. Appl. Phys. 95, 4953 (2004).
- <sup>14</sup>R. H. Kikuchi and K. Kita, Appl. Phys. Lett. **104**, 052106 (2014).
- <sup>15</sup>Y. Song and F. W. Smith, Appl. Phys. Lett. 81, 3061 (2002).
- <sup>16</sup>K. Kajihara, H. Kamioka, T. Miura, L. Skuja, and H. Hosono, J. Appl. Phys. 98, 013529 (2005).

- Appl. Phys. Lett. 105, 032106 (2014)
- <sup>17</sup>A. Gavrikov, A. Knizhnik, A. Safonov, A. Scherbinin, A. Bagatur'yants, B. Potapkin, A. Chatterjee, and K. Matocha, J. Appl. Phys. **104**, 093508 (2008).
- <sup>18</sup>A. Chanthaphan, T. Hosoi, S. Mitani, Y. Nakano, T. Nakamura, T. Shimura, and H. Watanabe, Appl. Phys. Lett. **100**, 252103 (2012).
- <sup>19</sup>T. Hosoi, Y. Uenishi, Y. Nakano, T. Nakamkura, T. Shimura, and H. Watanabe, Mater. Sci. Forum **778**, 562 (2014).
- <sup>20</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, J. Appl. Phys. **112**, 024520 (2012).
- <sup>21</sup>E. H. Nicollian and J. R. Brews, *MOS Physics and Technology* (Wiley, Hoboken, NJ, 2003), pp. 212–221.
- <sup>22</sup>H. Watanabe, T. Hosoi, T. Kirino, Y. Kagei, Y. Uenishi, A. Chanthaphan, A. Yoshigoe, Y. Teraoka, and T. Shimura, Appl. Phys. Lett. 99, 021907 (2011).
- <sup>23</sup>H. Yoshioka, T. Nakamura, and T. Kimoto, J. Appl. Phys. 115, 014502 (2014).
- <sup>24</sup>H. Hirai and K. Kita, Appl. Phys. Lett. **103**, 132106 (2013).
- <sup>25</sup>S. Miyazaki, H. Nishimura, M. Fukuda, L. Ley, and J. Ristein, Appl. Surf. Sci. **113**/114, 585 (1997).
- <sup>26</sup>K. T. Queeney, M. K. Welden, J. P. Chang, Y. J. Chabal, A. B. Gurevich, J. Sapjeta, and R. L. Opila, J. Appl. Phys. 87, 1322 (2000).
- <sup>27</sup>J. Senzaki, A. Shimozato, K. Kojima, S. Harada, K. Ariyoshi, T. Kojima, Y. Tanaka, and H. Okumura, Mater. Sci. Forum **778**, 521 (2014).