



## Impact of graphene polycrystallinity on the performance of graphene field-effect transistors

David Jiménez, Aron W. Cummings, Ferney Chaves, Dinh Van Tuan, Jani Kotakoski, and Stephan Roche

Citation: Applied Physics Letters **104**, 043509 (2014); doi: 10.1063/1.4863842 View online: http://dx.doi.org/10.1063/1.4863842 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/104/4?ver=pdfcov Published by the AIP Publishing



This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP: 158.109.223.71 On: Mon, 17 Feb 2014 12:32:21



## Impact of graphene polycrystallinity on the performance of graphene field-effect transistors

David Jiménez,<sup>1</sup> Aron W. Cummings,<sup>2</sup> Ferney Chaves,<sup>1</sup> Dinh Van Tuan,<sup>2</sup> Jani Kotakoski,<sup>3,4</sup> and Stephan Roche<sup>2,5</sup>

<sup>1</sup>Departament d'Enginyeria Electrònica, Escola d'Enginyeria, Universitat Autònoma de Barcelona, 08193-Bellaterra, Spain

<sup>2</sup>ICN2, Institut Català de Nanociencia i Nanotecnologia, Campus UAB, 08193 Bellaterra (Barcelona), Spain
 <sup>3</sup>Faculty of Physics, University of Vienna, Boltzmanngasse 5, 1090 Wien, Austria
 <sup>4</sup>Department of Physics, University of Helsinki, P.O. Box 43, 00014 University of Helsinki, Finland

<sup>5</sup>ICREA, Institució Catalana de Recerca i Estudis Avançats, 08070 Barcelona, Spain

(Received 19 November 2013; accepted 18 January 2014; published online 31 January 2014)

We have used a multi-scale physics-based model to predict how the grain size and different grain boundary morphologies of polycrystalline graphene will impact the performance metrics of graphene field-effect transistors. We show that polycrystallinity has a negative impact on the transconductance, which translates to a severe degradation of the maximum and cutoff frequencies. On the other hand, polycrystallinity has a positive impact on current saturation, and a negligible effect on the intrinsic gain. These results reveal the complex role played by graphene grain boundaries and can be used to guide the further development and optimization of graphene-based electronic devices. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4863842]

In the effort to successfully realize next-generation technologies based on graphene field-effect transistors (GFETs), theory and device modeling will play a crucial role. Specifically, it is important to develop models that can accurately describe both the electrostatics and the current-voltage (*I-V*) characteristics of graphene-based electronic devices.<sup>1–10</sup> This capability will enable device design optimization and performance projections, will permit benchmarking of graphene-based technology against existing ones,<sup>11,12</sup> and will help to explore the feasibility of analog/RF circuits based on graphene.<sup>13–15</sup> Ultimately, graphene-based devices could provide new or improved functionality with respect to existing technologies, such as those based on silicon or III-V materials.

The chemical vapor deposition (CVD) technique for growing wafer-scale graphene on metallic substrates<sup>16-19</sup> produces a polycrystalline pattern. This is because the growth of graphene is simultaneously initiated at different nucleation sites, leading to samples with randomly distributed grains of varying lattice orientations.<sup>20</sup> It has recently been predicted that the electronic properties of polycrystalline graphene differ from those of pristine graphene (PG), where the mobility scales linearly with the average grain size.<sup>21</sup> Based on these results, we report on how the electronic properties of polycrystalline graphene (Poly-G) impact the behavior of graphene-based devices. Specifically, we concentrate our study on the effect that Poly-G has on the gate electrostatics and I-V characteristics of GFETs. We find that the source-drain current and the transconductance are proportional to the average grain size, indicating that these quantities are hampered by the presence of grain boundaries (GBs) in the Poly-G. However, our simulations also show that current saturation is improved by the presence of GBs, and the intrinsic gain is insensitive to the grain size. These results indicate that GBs play a complex role in the behavior of graphene-based electronics, and their importance depends on the application of the device.

The starting point of our study is the characterization of a large-area model of disordered Poly-G samples, containing hundreds of thousands atoms and described by varying grain misorientation angles, realistic carbon ring statistics, and unrestricted GB structures, based on the method reported in Ref. 22. To calculate the electronic and transport properties, we used a tight-binding (TB) Hamiltonian and an efficient quantum transport method,<sup>23,24</sup> which is particularly well-suited for large samples of disordered low-dimensional systems. The transport calculations were based on a real-space order-N quantum wave packet evolution approach, which allowed us to compute the Kubo-Greenwood conductivity  $\sigma(E) = \frac{e^2}{4} DOS_{p-G}(E) \lim_{t \to \infty} \frac{\partial \Delta X^2(E,t)}{\partial t}$ , where  $DOS_{p-G}(E)$  is the density of states of the Poly-G and  $\Delta X^2(E,t)$  is the meansquare spreading of the wave packet. With this quantity, the charge carrier mobility can be estimated as  $\mu(E) = \sigma(E)/\sigma(E)$  $q^*Q_c(E)$ , where  $Q_c$  is the 2D charge density in the graphene. It should be noted that we assume the carrier mobility is not limited by the substrate, that is, we do not consider additional scattering due to charge traps or surface phonons in the insulator that could further degrade the carrier mobility.<sup>25</sup> Thus, our results represent an upper bound on the performance metrics of the GFETs that we are studying.

In this work, we focus on a dual-gate GFET as the one depicted in Fig. 1. This transistor is based on a metal/oxide/ Poly-G/oxide/semiconductor structure where an external electric field modulates the mobile carrier density in the Poly-G layer. The electrostatics of this dual gate structure can be understood with an application of Gauss law

$$Q_{c} = C_{t} \left( V_{gs}^{*} - V_{c} \right) + C_{b} \left( V_{bs}^{*} - V_{c} \right), \tag{1}$$

where  $Q_c = q(p-n)$  is the net mobile charge density in the graphene channel,  $C_t$  and  $C_b$  are the geometrical top and bottom oxide capacitances, and  $V_{gs}^*$  and  $V_{bs}^*$  are the effective top and bottom gate-source voltages, respectively. Here,

043509-2 Jiménez et al.

 $V_{gs}^* = V_{gs}^- V_{gs0}$  and  $V_{bs}^* = V_{bs}^- V_{bs0}$ , where  $V_{gs0}$  and  $V_{bs0}$ are quantities that comprise the work function differences between each gate and the graphene channel, charged interface states at the graphene/oxide interfaces, and possible doping of the graphene. The graphene charge density can be determined numerically using the procedure

$$Q_{c}(V_{c}) = q \int_{-\infty}^{0} DOS_{p-G}(E) f(qV_{c} - E) dE$$
$$-q \int_{0}^{\infty} DOS_{p-G}(E) f(E - qV_{c}) dE, \qquad (2)$$

where  $\text{DOS}_{p-G}(E)$  has been calculated with the procedure outlined in Ref. 21. The potential V<sub>c</sub> represents the voltage drop across the graphene layer, and is related to the quantum capacitance C<sub>q</sub> of the Poly-G by  $C_q = -dQ_c/dV_c$ . When the entire length of the transistor is considered, the effective gate voltages can be written as  $V_{gs}^* = V_{gs} - V_{gs0} - V(x)$  and  $V_{bs}^* = V_{bs} - V_{bs0} - V(x)$ , where V(x) (the so-called quasi-Fermi level) represents the potential along the graphene channel. The boundary conditions that should be satisfied are V(0) = 0 at the source and  $V(L) = V_{ds}$  at the drain.

To model the drain current, we employ a drift-diffusion model with the form  $I_{ds} = -W|Q_c(x)|v(x)$ , where W is the gate width,  $Q_c(x)$  is the free carrier sheet density in the channel at position x, and v(x) is the carrier drift velocity. The latter is related to the transverse electric field E as  $v = \mu E$ , so no velocity saturation effect has been included in this model. The low-field carrier mobility  $\mu(Q_c)$  is density-dependent and calculated via the procedure of Ref. 21. After applying E = -dV(x)/dx, including the above expression for v, and integrating the resulting equation over the device length, the source-drain current becomes

$$I_{ds} = \frac{W}{L} \int_{0}^{V_{ds}} \mu |Q_c| dV.$$
(3)

In order to calculate  $I_{ds}$ , the integral in Eq. (3) is solved using  $V_c$  as the integration variable and subsequently expressing  $\mu$ 

and  $Q_c$  as functions of  $V_c$ , based on the mapping given by Eq. (2). This gives

$$I_{ds} = \frac{W}{L} \int_{V_{cs}}^{V_{cd}} \mu(V_c) |Q_c(V_c)| \frac{dV}{dV_c} dV_c, \qquad (4)$$

where V<sub>c</sub> is obtained by self-consistently solving Eqs. (1) and (2). The channel potential at the source is determined as  $V_{cs} = V_c(V=0)$  and the channel potential at the drain is determined as  $V_{cd} = V_c(V = V_{ds})$ . Finally, Eq. (1) allows us to evaluate the derivative appearing in Eq. (4), namely,  $\frac{dV}{dV_c} = -1 + \frac{C_q}{C_t + C_b}$ , which should be determined numerically as a function of the integration variable V<sub>c</sub>.

Next, we apply the multi-scale model to the GFET shown in Fig. 1. It consists of a dual-gate structure with  $L = 10 \,\mu m$  and  $W = 5 \,\mu m$ . The top and bottom gate insulators are hafnium oxide and silicon oxide with thicknesses of 4 nm and 300 nm, respectively. For the active channel, we considered poly-G with different average grain sizes together with the simple PG case, which serves as a convenient reference for comparison. For this study, we created samples with three different average grain sizes (average diameter  $\langle d \rangle \approx 13$ , 18, and 25.5 nm) and uniform grain size distributions. The atomic structure at the GBs consists predominantly of five- and seven-member carbon rings and assumes meandering shapes similar to the experimentally observed ones. We also created one sample with  $\langle d \rangle \approx 18 \text{ nm}$  and "broken" (poorly connected) boundaries ("br-18 nm"). The quantum capacitance (Cq) of each sample is presented in Fig. 2(a), which reflects the structure of the DOS, shown in Fig. 2(b). An enhanced density of zero-energy modes around the charge neutrality point (CNP) can be observed, which arises locally from the atomic configurations of the GBs, giving rise to a finite Cq. A zero Cq would correspond to ideal gate efficiency, meaning that the gate voltage would have 100% control over the position of the graphene Fermi level. Away from the CNP, both  $C_q$  and the DOS of the analyzed structures look very similar. For the poorly connected sample "br-18 nm," a peak is observed around the CNP because of a higher density of midgap states, resulting in a negative differential C<sub>q</sub>.



FIG. 1. (a) Schematic of the dual-gate GFET, consisting of a poly-G channel on top of an insulator layer, which is grown on a heavily-doped Si wafer acting as the back gate. An artistic view of the patchwork of coalescing graphene grains of varying lattice orientations and size is shown in (b). The source and drain electrodes contact the poly-G channel from the top and are assumed to be ohmic. The source is grounded and considered the reference potential in the device. The electrostatic modulation of the carrier concentration in graphene is achieved via a top-gate stack consisting of the gate dielectric and the gate metal.



FIG. 2. Quantum capacitance (a) and density of states (b) of polycrystalline graphene considering different average grain sizes. The PG case has also been plotted for the sake of comparison.

Fig. 3(a) shows the transfer characteristics of the GFET under consideration for different grain sizes. The low-field carrier mobility was calculated from the Kubo-Greenwood conductivity as  $\mu(E) = \sigma(E)/q^*Q_c(E)$ , and has been plotted as a function of  $Q_c$  in Fig. 3(b). The mobility corresponding to a grain size of  $1 \,\mu\text{m}$  was estimated from the mobility at 25.5 nm with a simple scaling law,  $^{21} \mu_{1\mu m}(Q_c) = (1 \ \mu m/25.5 \ nm) *$  $\mu_{25.5\,\text{nm}}(Q_c)$ . The resulting *I-V* characteristics exhibit the expected V-like shape with an ON-OFF current ratio in the range of 2-4, and one can see that the source-drain current is proportional to the average grain size. This is due to the scaling of the mobility with grain size, as shown in Fig. 3(b). In Fig. 3(c), we plot the transconductance of the GFET, defined as  $g_m = dI_{ds}/dV_{gs}$ , which is a key parameter in determining the transistor voltage gain or the maximum operation frequency. It appears that small grain sizes are detrimental to this factor. The reason behind such a degradation is the combination of two factors as the grain size is reduced: (a) an increase in  $C_a$  at low carrier densities (Fig. 2(a)), which is related with the increase in the DOS near the CNP (Fig. 2(b)) and leads to reduced gate efficiency; and (b) the reduction of the low-field carrier mobility (Fig. 3(b)) because of scattering due to the disordered atomic structure of the GBs. Fig. 3(b) indicates that the mobility is proportional to the average grain size of the Poly-G; a higher density of GBs results in more scattering and a lower mobility. The scattering effect of the GBs has been further quantified in Ref. 21, which shows the scaling of the conductivity and the mean free path of the Poly-G for different grain sizes. For example, the sample with 25.5-nm grains has a mean free path of 10 nm near the Dirac point, compared with 5 nm for the sample with 13-nm grains.



FIG. 4. Output characteristics (a) and output conductance (b) of the graphene field-effect transistor considering different samples of polycrystalline graphene as the active channel.

In Fig. 4(a), we plot the GFET output characteristics for different grain sizes and gate biases. The output characteristic exhibits an initial linear region dominated by hole transport (*p*-type channel), followed by a weak saturation region. The onset of saturation (V<sub>sd.sat</sub>) happens when the channel becomes pinched off at the drain side. A further increase in V<sub>sd</sub> drives the transistor towards the second linear region, characterized by a channel with a mixed *p*- and *n*-type behavior. Interestingly, a reduction of the grain size improves the current saturation, which can be seen in a plot of the output conductance (Fig. 4(b)), defined as  $g_d = dI_{ds}/dV_{ds}$ . Here, the minimum of g<sub>d</sub> is much flatter and broader for smaller grain sizes. Both  $g_m$  and  $g_d$  determine the intrinsic gain  $A_v = g_m/g_d$ , which is a key figure of merit in analog or RF applications. Our simulations demonstrate that  $A_v$  is insensitive to the grain size (Fig. 5), because an increase in  $g_m$  is almost exactly compensated by a similar increase in g<sub>d</sub>. This suggests that polycrystallinity is not a limiting factor in analog/RF devices whose performance depends on the intrinsic gain. However, there are other performance metrics, such as the intrinsic cutoff (f<sub>T</sub>) and maximum frequencies (f<sub>max</sub>), which are severely degraded by the presence of GBs. To demonstrate this, we have calculated both  $f_T$  and  $f_{max}$  for the device under consideration, but assuming a channel length of 100 nm. The cutoff frequency is given by  $f_T \approx g_m/2\pi C_{gs}$ , where  $C_{gs}$  is the gateto-source capacitance.<sup>12</sup> Given that the geometrical capacitance  $C_t$  is much smaller than the quantum capacitance  $C_a$ ,  $C_{gs} \cong C_t$ . The maximum frequency is given by  $f_{\rm max} \approx g_m/(4\pi C_{gs}\sqrt{g_d(R_S+R_G)})$ , where R<sub>S</sub> and R<sub>G</sub> are the source and gate resistances, respectively.<sup>12</sup> Here, we have assumed state of the art values, such as<sup>26</sup> R<sub>s</sub>~100  $\Omega$   $\mu$ m and



FIG. 3. Transfer characteristics (a) and transconductance (c) of the graphene field-effect transistor considering different samples of polycrystalline graphene as the active channel. (b) Estimated low-field carrier mobility as a function of the carrier density for each of the samples.

This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP 158.109.223.71 On: Mon, 17 Feb 2014 12:32:21



FIG. 5. Intrinsic gain as a function of the drain voltage. The transconductance and output conductance are also plotted at  $V_{gs} = -0.25$  V.



FIG. 6. Intrinsic maximum and cutoff frequency for the simulated transistor assuming a channel length of 100 nm.

 $R_G \sim 6 \Omega$ . As shown in Fig. 6,  $f_{max}$  and  $f_T$  are degraded by one and two orders of magnitude, respectively, when the average grain size decreases from 1  $\mu$ m to 25 nm.

Realistic GFETs are limited in performance by interaction with the substrate and top gates. Comparing with the extracted mobility from some reported state-of-the-art devices,<sup>27</sup> our calculations, which represent the limiting case of uncovered graphene, overestimate the mobility of these devices by ~10×. As a consequence, g<sub>m</sub>, g<sub>d</sub>, and f<sub>T</sub> should be reduced by that amount when considering substrate and top gate effects. Meanwhile, A<sub>v</sub> is expected to remain constant and f<sub>max</sub> is expected to be reduced by ~3×. The mentioned 10× factor of mobility reduction could be made significantly smaller by using an appropriate substrate, such as diamond-like carbon<sup>25</sup> (DLC), which helps to minimize interaction with the substrate.

In conclusion, we have developed a drift-diffusion transport model for the GFET, based on a detailed description of electronic transport in poly-G. This model allows us to determine how a graphene sample's polycrystallinity alters the electronic transport in GFETs, enabling the prediction and optimization of various figures of merit for these devices. We have found that the presence of GBs produces a severe degradation of both the maximum frequency and the cutoff frequency, while the intrinsic gain remains insensitive to the presence of GBs. Overall, polycrystallinity is predicted to be an undesirable trait in GFETs targeting analog or RF applications.

We acknowledge support from SAMSUNG within the Global Innovation Program. The research leading to these results has received funding from Ministerio de Economía y Competitividad of Spain under the Project Nos. TEC2012-31330 and MAT2012-33911, and from the European Union Seventh Framework Programme under Grant Agreement No. 604391 Graphene Flagship.

- <sup>1</sup>I. Meric, M. Y. Han, A. F. Young, B. Ozyilmaz, P. Kim, and K. Shepard, Nat. Nanotechnol. **3**, 654–659 (2008).
- <sup>2</sup>D. Jiménez, Nanotechnology **19**, 345204 (2008).
- <sup>3</sup>S. Thiele, J. A. Schaefer, and F. Schwierz, J. Appl. Phys. **107**, 094505 (2010).
- <sup>4</sup>D. Jiménez and O. Moldovan, IEEE Trans. Electron Devices 58, 4049–4052 (2011).
- <sup>5</sup>S. Thiele and F. Schwierz, J. Appl. Phys. **110**, 034506 (2011).
- <sup>6</sup>J. Champlain, J. Appl. Phys. **109**, 084515 (2011).
- <sup>7</sup>H. Wang, A. Hsu, J. Kong, D. A. Antoniadis, and T. Palacios, IEEE Trans. Electron Devices **58**, 1523–1533 (2011).
- <sup>8</sup>D. Jiménez, IEEE Trans. Electron Devices **58**, 4377–4383 (2011).
- <sup>9</sup>O. Habibpour, J. Vukusic, and J. Stake, IEEE Trans. Electron Devices 59, 968–975 (2012).
- <sup>10</sup>T. Fang, A. Konar, H. Xing, and D. Jena, Appl. Phys. Lett. **91**, 092109 (2007).
- <sup>11</sup>F. Schwierz, Nat. Nanotechnol. 5, 487–496 (2010).
- <sup>12</sup>F. Schwierz, Proc. IEEE 101, 1567–1584 (2013).
- <sup>13</sup>Y.-M. Lin, A. Valdes-Garcia, S.-J. Han, D. B. Farmer, I. Meric, Y. Sun, Y. Wu, C. Dimitrakopoulos, A. Grill, P. Avouris, and K. A. Jenkins, Science **332**, 1294–1297 (2011).
- <sup>14</sup>H. Wang, A. Hsu, J. Wu, J. Kong, and T. Palacios, IEEE Electron Device Lett. **31**, 906–908 (2010).
- <sup>15</sup>H. Wang, D. Nezich, J. Kong, and T. Palacios, IEEE Electron Device Lett. 30, 547–549 (2009).
- <sup>16</sup>X. S. Li, W. W. Cai, J. H. An, S. Kim, J. Nah, D. X. Yang, R. Piner, A. Velamakanni, I. Jung, E. Tutuc, S. K. Banerjee, L. Colombo, and R. S. Ruoff, Science **324**, 1312–1314 (2009).
- <sup>17</sup>A. Reina, X. Jia, J. Ho, D. Nezich, H. Son, V. Bulovic, M. S. Dresselhaus, and J. Kong, Nano Lett. 9, 30 (2009).
- <sup>18</sup>X. S. Li, C. W. Magnuson, A. Venugopal, J. H. An, J. W. Suk, B. Y. Han, M. Borysiak, W. W. Cai, A. Velamakanni, Y. W. Zhu, L. F. Fu, E. M. Vogel, E. Voelkl, L. Colombo, and R. S. Ruoff, Nano Lett. **10**, 4328–4334 (2010).
- <sup>19</sup>S. Bae, H. Kim, Y. Lee, X. F. Xu, J. S. Park, Y. Zheng, J. Balakrishnan, T. Lei, H. R. Kim, Y. I. Song, Y. J. Kim, K. S. Kim, B. Ozyilmaz, J. H. Ahn, B. H. Hong, and S. Iijima, Nat. Nanotechnol. 5, 574–578 (2010).
- <sup>20</sup>P. Y. Huang, C. S. Ruiz-Vargas, A. M. van der Zande, W. S. Whitney, M. P. Levendorf, J. W. Kevek, S. Garg, J. S. Alden, C. J. Hustedt, Y. Zhu, J. Park, P. L. McEuen, and D. A. Muller, *Nature* **469**, 389 (2011).
- <sup>21</sup>D. V. Tuan, J. Kotakoski, T. Louvet, F. Ortmann, J. C Meyer, and S. Roche, Nano Lett. **13**, 1730–1735 (2013).
- <sup>22</sup>J. Kotakoski and J. C. Meyer, Phys. Rev. B 85, 195447 (2012).
- <sup>23</sup>S. Roche, Phys. Rev. B **59**, 2284 (1999).
- <sup>24</sup>S. Roche, N. Leconte, F. Ortmann, A. Lherbier, D. Soriano, and J.-C. Charlier, Solid State Commun. **152**, 1404–1410 (2012).
- <sup>25</sup>Y. Wu, Y.-M. Lin, A. A. Bol, K. A. Jenkins, F. Xia, D. B. Farmer, Y. Zhu, and P. Avouris, Nature **472**, 74–78 (2011).
- <sup>26</sup>D. B. Farmer, A. Valdes-Garcia, C. Dimitrakopoulos, and P. Avouris, Appl. Phys. Lett. **101**, 143503 (2012).
- <sup>27</sup>M. C. Lemme, T. Echtermeyer, M. Baus, B. N. Szafranek, M. Schmidt, and H. Kurz, ECS Trans. 11, 413 (2007).