## Stability of the platinum electrode during high temperature annealing

D. A. Golosov 1,

J. E. Okojie 2,

S. M. Zavadski 3,

A. S. Rudenkov (foreign) 4,

S. N. Melnikov 5,

Kolos V.V. (foreign) 6

## 2018

1, 2, 3, 5 Belarusian State University of Informatics and Radioelectronics, Minsk, 220013

4 Foreign (Francisk Skorina Gomel State University, 104 Sovetskaya str, 246019 Gomel, Belarus)

6 Foreign (JSC "Integral", 121A Kazintsa str., Minsk 220108, Belarus)

**Keywords:** Platinum, Bottom electrode, Ferroelectric memory cell, High-temperature annealing, Hillock, FeRAM.

**Abstract.** The modifications of the structure, <u>electrical</u> resistivity and <u>surface morphology</u> of platinum <u>thin films</u> on Pt/Ti/Si and Pt/TiO<sub>2</sub>/boron-phosphor-silicate glass/Si structures resulted from high-temperature annealing in the presence of oxygen were studied. It was established that regardless of the sublayers used while annealing caused

platinum to recrystallize and texturize in the direction [111], and the texture is suppressed in the directions [200] and [220]. The annealing caused the drop of the volume resistivity of thin films from 0.2 to ca. 0.15 µOhm×m, and practically shown no dependence on the film thickness in case it exceeded 200 nm. As a result of recrystallization Pt films became unsmooth at low annealing temperatures and as the temperature increased hillocks were formed on the film surface. Relaxation of the compressive stress in the Pt film, facilitating the modification of reduction of its free energy and the lattice parameter towards the equilibrium value, is known to be the major hillock formation mechanism. The level of intrinsic stress in the film and the annealing temperature both determine the initial hillock formation. The final hillock height, density, and size are related to the Pt layer thickness, sublayer structure, and to the annealing time and temperature. Optimization of the sublayer structure and annealing modes makes it possible to increase the annealing temperature to ca. 780°C without causing any substantial damages to Pt microrelief. That enables us to use these structures as the bottom electrode in ferroelectric memory cells.

**This article published in:** Thin Solid Films. – 2018. – Vol. 661. – p. 53-59. – https://doi.org/10.1016/j.tsf.2018.06.049.

## **Internet link to the article:**

https://www.sciencedirect.com/science/article/pii/S0040609018304437.