# MCML D-Latch Using Triple-Tail Cells: Analysis and Design 

Kirti Gupta, ${ }^{1}$ Neeta Pandey, ${ }^{1}$ and Maneesha Gupta ${ }^{2}$<br>${ }^{1}$ Electronics and Communication Division, Delhi Technological University, Delhi 110042, India<br>${ }^{2}$ Electronics and Communication Division, Netaji Subhas Institute of Technology, Delhi 110078, India

Correspondence should be addressed to Kirti Gupta; kirtigupta22@gmail.com
Received 25 June 2013; Accepted 17 September 2013
Academic Editor: Ching Liang Dai
Copyright © 2013 Kirti Gupta et al. This is an open access article distributed under the Creative Commons Attribution License, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.


#### Abstract

A new low-voltage MOS current mode logic (MCML) topology for D-latch is proposed. The new topology employs a triple-tail cell to lower the supply voltage requirement in comparison to traditional MCML D-latch. The design of the proposed MCML Dlatch is carried out through analytical modeling of its static parameters. The delay is expressed in terms of the bias current and the voltage swing so that it can be traded off with the power consumption. The proposed low-voltage MCML D-latch is analyzed for the two design cases, namely, high-speed and power-efficient, and the performance is compared with the traditional MCML D-latch for each design case. The theoretical propositions are validated through extensive SPICE simulations using TSMC $0.18 \mu \mathrm{~m}$ CMOS technology parameters.


## 1. Introduction

The advances in semiconductor technology have led to the integration of high performance digital and analog circuits on the same silicon substrate. The traditional CMOS logic style does not provide an analog friendly environment due to the large switching noise [1-3]. Many alternate logic styles have been suggested in [3-6] and the reference mentioned therein. MOS current mode logic (MCML) style is the most promising one due to the lower switching noise in comparison to traditional CMOS logic style [6-9]. Also, it exhibits better power delay than the traditional CMOS logic style at high frequencies [6-15]. Therefore, MCML style is appropriate for designing high performance digital circuits wherein a D-latch is widely used as a building block in different applications such as prescalars, frequency dividers, and sequential logic circuits [16-20].

The D-latch topology given in [16-20] is referred to as traditional D-latch and is based on the series-gating approach (i.e., stacked source-coupled transistor pairs) [9] which puts a limit on the minimum power supply. The power supply may, however, be lowered by reducing the number of stacked transistor pair levels with triple-tail cell concept [21-23]. In this paper, a new low-voltage MCML D-latch is proposed. The static parameters for the proposed D -latch are analytically
modeled and applied to develop a design approach. From the knowledge of the transistor sizes, the delay is expressed in terms of the bias current and the voltage swing so that it can be traded off with the power consumption. The proposed lowvoltage multiplexer is analyzed for high-speed and powerefficient design cases. A comparison in performance of the proposed D-latch with the traditional one is carried out for all the cases.

The paper first briefs the operation of the traditional MCML D-latch in Section 2. Thereafter, a new low-voltage MCML topology for the D-latch is proposed, and analytical formulations for different static parameters and delay are put forward in Section 3. The analysis of the proposed D-latch for the different design cases is presented, and its performance is compared with the traditional one in Section 4. Extensive SPICE simulations are carried out to validate the proposed theory. Section 5 concludes the paper.

## 2. Traditional MCML D-Latch

A traditional MCML D-latch with differential inputs $D$ and CLK is shown in Figure 1 [24]. It consists of two levels of source-coupled transistor pairs to implement the logic function and a constant current source $M_{\text {TR1 }}$ to generate


FIgure 1: Traditional MCML D-latch.
bias current $I_{\mathrm{SS}}$. The differential input CLK drives the lower level transistor pair $M_{\mathrm{TR} 2}-M_{\mathrm{TR} 3}$ that alternatively activates the upper level transistor pairs $M_{\mathrm{TR} 4}-M_{\mathrm{TR} 5}$ and $M_{\mathrm{TR} 6}-M_{\mathrm{TR} 7}$. When differential input CLK is high, $M_{\text {TR3 }}$ is OFF and the bias current $I_{\text {SS }}$ flows through $M_{\mathrm{TR} 2}$ and is steered either to $M_{\text {TR4 }}$ or $M_{\text {TR } 5}$ according to the differential input $D$ to ensure that the D-latch operates in the transparent state. Conversely, when the differential input CLK is low, the bias current $I_{\text {SS }}$ flows through $M_{\text {TR3 }}$ and is steered to one of the two transistors, that is, either $M_{\text {TR6 }}$ or $M_{\text {TR } 7}$ according to the previous output value such that the output does not respond to the changes in the input; thus, D -latch remains in the hold state. The bias current $I_{\text {SS }}$ is converted to the differential output voltage $\left(V_{\mathrm{Q}}-\overline{V_{\mathrm{Q}}}\right)$ through the PMOS transistors $M_{\text {TR8 }}$ and $M_{\text {TR9 }}$ [24]. The load capacitance $C_{L}$ includes the effect of fanout and the interconnect capacitances.

The minimum supply voltage, $V_{\text {DD_MIN_TR }}$, for the traditional D-latch is defined as the lowest voltage at which all the transistors in the two levels and the current source operate in the saturation region [25] and is computed as

$$
\begin{equation*}
V_{\mathrm{DD} \_ \text {MIN_TR }}=3 V_{\mathrm{BIAS}}-3 V_{\mathrm{T}-\mathrm{TR} 1}+V_{\mathrm{T} \text { TTR }}, \tag{1}
\end{equation*}
$$

where $V_{\text {T_TR }}$ is the threshold voltage of the transistors $M_{\text {TR4 }, 5,6,7}, V_{\text {T_TR1 }}$ is the threshold voltage of $M_{\text {TR1 }}$, and $V_{\text {BIAS }}$ is the biasing voltage of $M_{\mathrm{TR} 1}$.

## 3. Proposed Low-Voltage MCML D-Latch

The proposed low-voltage D-latch with differential inputs $D$ and CLK is shown in Figure 2. It consists of two triple-tail cells $\left(M_{\mathrm{LV} 3}, M_{\mathrm{LV} 4}, M_{\mathrm{LV} 7}\right)$ and ( $\left.M_{\mathrm{LV} 5}, M_{\mathrm{LV} 6}, M_{\mathrm{LV} 8}\right)$ biased by separate current sources of $I_{\text {SS }} / 2$ value. The transistors $M_{\text {LV7 }}$ and $M_{\text {LV8 }}$ are driven by the differential CLK input and are connected between the supply terminal and the common source terminal of transistor pairs $M_{\mathrm{LV} 3}-M_{\mathrm{LV} 4}$ and $M_{\mathrm{LV} 5}{ }^{-}$ $M_{\text {LV6 }}$, respectively. A high differential CLK voltage turns ON the transistor $M_{\mathrm{LV} 8}$, and deactivates the transistor pair $M_{\mathrm{LV} 5}{ }^{-}$ $M_{\mathrm{LV} 6}$. At the same time, the transistor $M_{\mathrm{LV} 7}$ turns OFF so that the transistor pair $M_{\mathrm{LV} 3}-M_{\mathrm{LV} 4}$ generates the output according to the differential input $D$. Thus, the D-latch works in
the transparent state. Similarly, the transistor pair $M_{\text {LV5 }}-M_{\text {LV6 }}$ gets activated for low differential CLK voltage and preserves the previous output. Therefore the D-latch operates in the hold state for low value of the differential CLK input.

The minimum supply voltage, $V_{\text {DD_MIN_LV }}$, for the proposed D-latch is computed by the method outlined in [25] as

$$
\begin{equation*}
V_{\mathrm{DD} \_\mathrm{MINLV}}=2 V_{\mathrm{BIAS}}-2 V_{\mathrm{T} L V 1}+V_{\mathrm{T} L V}, \tag{2}
\end{equation*}
$$

where $V_{\mathrm{T} L V}$ is the threshold voltage of transistor $M_{\mathrm{LV} 3,4,5,6}$, $V_{\text {TLV1 }}$ is the threshold voltage of $M_{\mathrm{LV} 1}$, and $V_{\text {BIAS }}$ is the biasing voltage of $M_{\mathrm{LV} 1}$.
3.1. Static Model. The static model is derived by modeling the load transistors $M_{\mathrm{LV} 9}, M_{\mathrm{LV} 10}$ by an equivalent linear resistance, $R_{P}$ [26]. Using the standard BSIM3v3 model, the linear resistance, $R_{P}$ is computed as

$$
\begin{equation*}
R_{P}=\frac{R_{\mathrm{int}}}{1-\left(\left(R_{\mathrm{DSW}} 10^{-6}\right) / W_{P}\right) / R_{\mathrm{int}}} \tag{3}
\end{equation*}
$$

where $R_{\text {DSW }}$ is the empirical model parameter, $W_{P}$ the channel width of the load transistor, and the parameter $R_{\mathrm{int}}$ is the intrinsic resistance of the PMOS transistor in the linear region and is given as

$$
\begin{equation*}
R_{\mathrm{int}}=\left[\mu_{\mathrm{eff}, p} C_{\mathrm{ox}} \frac{W_{P}}{L_{P}}\left(V_{\mathrm{DD}}-\left|V_{T, p}\right|\right)\right]^{-1} \tag{4}
\end{equation*}
$$

where $C_{\mathrm{ox}}$ is the oxide capacitance per unit area. The parameters $\mu_{\text {eff }, p}, \mathrm{~V}_{T, p}, W_{P}$, and $L_{P}$ are the effective hole mobility, the threshold voltage, and the effective channel length of the load transistor, respectively.

It may be noted that if equal aspect ratio of all transistors in the triple-tail cells is considered, then the transistors $M_{\mathrm{LV} 7}$ and $M_{\mathrm{LV} 8}$ will not be able to completely switch OFF the transistor pair $M_{\mathrm{LV} 3}-M_{\mathrm{LV} 4}$ and $M_{\mathrm{LV} 5}-M_{\mathrm{LV} 6}$. Hence, for proper operation, the aspect ratio of transistors $M_{\mathrm{LV} 7}, M_{\mathrm{LV} 8}$ is made greater than the other transistors' aspect ratio by a factor $N$. As an example if the value of differential input $D$ is chosen such that the transistors $M_{\mathrm{LV} 3}, M_{\mathrm{LV} 5}$ are ON while the transistors $M_{\mathrm{LV} 4}, M_{\mathrm{LV6}}$ are OFF, then a high differential CLK voltage turns ON the transistor $M_{\text {LV8 }}$. But since the transistors $M_{\text {LV5 }}$ and $M_{\text {LV8 }}$ have the same gatesource voltages, the currents flowing through $M_{\text {LV5 }}\left(i_{D, 5}\right)$ and $M_{\mathrm{LV} 8}\left(i_{D, 8}\right)$ can be written as

$$
\begin{align*}
& i_{D, 5}=\frac{I_{\mathrm{SS}}}{2} \frac{1}{1+N}  \tag{5a}\\
& i_{D, 8}=\frac{I_{\mathrm{SS}}}{2} \frac{N}{1+N} \tag{5b}
\end{align*}
$$

The current through $M_{\text {LV5 }}$ can be minimized by increasing factor $N$. This input condition produces minimum output voltage $V_{\text {OL }}$ as

$$
\begin{align*}
V_{\mathrm{OL}} & =V_{\mathrm{Q}}-\overline{V_{\mathrm{Q}}} \\
& =R_{P}\left[\left(i_{D, 4}+i_{D, 6}\right)-\left(i_{D, 3}+i_{D, 5}\right)\right]  \tag{6}\\
& =-\frac{R_{P} I_{\mathrm{SS}}}{2}\left(1+\frac{1}{1+N}\right),
\end{align*}
$$



Figure 2: Proposed low-voltage D-latch.

TABLE 1: Differential output voltages of the proposed D-latch for various input combinations.

| Differential inputs |  | Present state | Currents through the transistors |  |  |  |  | Next state differential output $\left(V_{\mathrm{Q}}-\overline{V_{\mathrm{Q}}}\right)$ |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLK | $D$ | $Q$ | $M_{\mathrm{LV} 3}$ | $M_{\mathrm{LV} 4}$ | $M_{\mathrm{LV} 5}$ | $M_{\mathrm{LV} 6}$ | $M_{\mathrm{LV} 7}$ | $M_{\mathrm{LV} 8}$ | Level | $R_{P}\left[\left(i_{D, 4}+i_{D, 6}\right)-\left(i_{D, 3}+i_{D, 5}\right)\right]$ |
| L | L | L | $I_{3}$ | 0 | $I_{1}$ | 0 | $I_{2}$ | 0 | $V_{\mathrm{OL} 1}$ | $-R_{P}\left(I_{\mathrm{SS}} / 2\right)(1+1 /(1+N))$ |
| L | L | H | $I_{3}$ | 0 | 0 | $I_{1}$ | $I_{2}$ | 0 | $V_{\mathrm{OH} 2}$ | $R_{P}\left(I_{\mathrm{SS}} / 2\right)(N /(1+N))$ |
| L | H | L | 0 | $I_{3}$ | $I_{1}$ | 0 | $I_{2}$ | 0 | $V_{\mathrm{OL} 2}$ | $-R_{P}\left(I_{\mathrm{SS}} / 2\right)(N /(1+N))$ |
| L | H | H | 0 | $I_{3}$ | 0 | $I_{1}$ | $I_{2}$ | 0 | $V_{\mathrm{OH} 1}$ | $R_{P}\left(I_{\mathrm{SS}} / 2\right)(1+N /(1+N))$ |
| H | L | L | $I_{1}$ | 0 | $I_{3}$ | 0 | 0 | $I_{2}$ | $V_{\mathrm{OL} 1}$ | $-R_{P}\left(I_{\mathrm{SS}} / 2\right)(1+N /(1+N))$ |
| H | L | H | $I_{1}$ | 0 | 0 | $I_{3}$ | 0 | $I_{2}$ | $V_{\mathrm{OL} 2}$ | $-R_{P}\left(I_{\mathrm{SS}} / 2\right)(N /(1+N))$ |
| H | H | L | 0 | $I_{1}$ | $I_{3}$ | 0 | 0 | $I_{2}$ | $V_{\mathrm{OH} 2}$ | $R_{P}\left(I_{\mathrm{SS}} / 2\right)(N /(1+N))$ |
| H | H | H | 0 | $I_{1}$ | 0 | $I_{3}$ | 0 | $I_{2}$ | $V_{\mathrm{OH} 1}$ | $R_{P}\left(I_{\mathrm{SS}} / 2\right)(1+N /(1+N))$ |

$\mathrm{L} / \mathrm{H}=$ low $/$ high differential input voltage, $I_{1}=I_{\mathrm{SS}} / 2, I_{2}=\left(I_{\mathrm{SS}} / 2\right)(N /(1+N))$, and $I_{3}=\left(I_{\mathrm{SS}} / 2\right)(1 /(1+N))$.
where $i_{D, 3}, i_{D, 4}, i_{D, 5}$, and $i_{D, 6}$ are the currents through transistors $M_{\mathrm{LV} 3}, M_{\mathrm{LV} 4}, M_{\mathrm{LV} 5}$, and $M_{\mathrm{LV} 6}$, respectively. The differential output voltages for various input combinations are enlisted in Table 1. It can be observed from Table 1 that there are two values of maximum output voltage $\left(V_{\mathrm{OH}}\right)$ and minimum output voltage ( $V_{\text {OL }}$ ) for different input and output combinations. Consequently, the voltage swing, $V_{\text {SWING1 }}$, when the input and output are the same can be expressed as

$$
\begin{equation*}
V_{\mathrm{SWING} 1}=V_{\mathrm{OH} 1}-V_{\mathrm{OL} 1}=R_{P} I_{\mathrm{SS}}\left(1+\frac{1}{1+N}\right) \tag{7a}
\end{equation*}
$$

where $V_{\mathrm{OH} 1}, V_{\mathrm{OL} 1}$ are maximum output voltage and minimum output voltage, respectively, for the same input/output. The voltage swing, $V_{\text {SWING2 }}$, when the input and output are different can be expressed as

$$
\begin{equation*}
V_{\mathrm{SWING} 2}=V_{\mathrm{OH} 2}-V_{\mathrm{OL} 2}=R_{P} I_{\mathrm{SS}}\left(\frac{N}{1+N}\right) \tag{7b}
\end{equation*}
$$

where $V_{\mathrm{OH} 2}, V_{\mathrm{OL} 2}$ are maximum output voltage and minimum output voltage, respectively, for different input/output.

As $V_{\text {SWING2 }}<V_{\text {SWING1 }}, V_{\text {SWING2 }}$ has been considered as the worst case voltage swing:

$$
\begin{equation*}
V_{\mathrm{SWING}}=R_{P} I_{\mathrm{SS}}\left(\frac{N}{1+N}\right) . \tag{8}
\end{equation*}
$$

The small-signal voltage gain $\left(A_{v}\right)$ and noise margin (NM) for the proposed D-latch are computed by the method outlined in [26] as

$$
\begin{gather*}
A_{v}=g_{m, n} R_{P}=\frac{1+N}{N} \frac{V_{\mathrm{SWING}}}{2} \sqrt{2 \mu_{\mathrm{eff}, n} C_{\mathrm{OX}} \frac{W_{N}}{L_{N}} \frac{1}{I_{\mathrm{SS}}}}  \tag{9}\\
\mathrm{NM}=\frac{V_{\mathrm{SWING}}}{2}\left[1-\frac{\sqrt{2}}{A_{v}}\right], \tag{10}
\end{gather*}
$$

where $\mu_{\text {eff }, n}, g_{m, n}, W_{N}$, and $L_{N}$ are the effective electron mobility, the transconductance, the effective channel width, and length of transistors $M_{\mathrm{LV} 3,4,5,6}$, respectively.
3.2. Transistor Sizing. In this section, an approach to size the transistors of the proposed low-voltage D-latch on the basis of static model is developed.

For a specified value of NM, factor $N$, and $A_{v}(\geq 1.4$ for MCML [8]), the voltage swing of the proposed D-latch is calculated using (10) as

$$
\begin{equation*}
V_{\mathrm{SWING}}=\frac{2 \mathrm{NM}}{1-\left(\sqrt{2} / A_{v}\right)} \tag{11}
\end{equation*}
$$

It may be noted that $V_{\text {Swing }}$ should be lower than the maximum value of $2 V_{T}$ so as to ensure that transistors $M_{\mathrm{LV} 3,4,5,6}$ operate in saturation region. The voltage swing obtained from (11) requires sizing of the load transistor with equivalent resistance $R_{P}\left(=((1+N) / N)\left(V_{\text {SWING }} / I_{\text {SS }}\right)\right)$. To this end, the equivalent resistance, $R_{P_{-} \text {MIN }}$, for the minimum sized PMOS transistor is first determined, and then the bias current $I_{\text {HIGH }}$ for the required voltage swing is determined as

$$
\begin{equation*}
I_{\mathrm{HIGH}}=\frac{V_{\text {SWING }}}{R_{P_{-\mathrm{MIN}}}} \tag{12}
\end{equation*}
$$

If the bias current is higher than $I_{\mathrm{HIGH}}$, then $R_{P}$ should be less than $R_{P_{-M I N}}$, and this is achieved by setting $L_{P}$ to its minimum value, that is, $L_{\text {MIN }}$ and $W_{P}$ which is calculated by solving (3) and (4) as

$$
\begin{align*}
W_{P}= & \frac{N}{1+N} \frac{I_{\mathrm{SS}}}{V_{\mathrm{SWING}}}\left(L_{\mathrm{MIN}}\right) \\
& \times\left(\mu_{\mathrm{eff}, p} C_{\mathrm{ox}}\left(V_{\mathrm{DD}}-\left|V_{T, p}\right|\right)\right. \\
& \times\left\{1-\frac{R_{\mathrm{DSW}} 10^{-6}}{L_{\mathrm{MIN}}}\right.  \tag{13}\\
& \left.\left.\times\left[\mu_{\mathrm{eff}, p} C_{\mathrm{ox}}\left(V_{\mathrm{DD}}-\left|V_{T, p}\right|\right)\right]\right\}\right)^{-1}
\end{align*}
$$

Similarly, if the bias current is lower than $I_{\text {HIGH }}$, then $R_{P}$ should be greater than $R_{P-\text { MIN }}$, and this is achieved by setting $W_{P}$ to its minimum value, that is, $W_{\text {MIN }}$ and $L_{P}$ which is calculated by solving (3) and (4) as

$$
\begin{align*}
L_{P}= & W_{\mathrm{MIN}} \mu_{\mathrm{eff}, p} C_{\mathrm{ox}}\left(V_{\mathrm{DD}}-\left|V_{T, p}\right|\right) \\
& \times\left(\frac{1+N}{N} \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}}-\frac{R_{\mathrm{DSW}} 10^{-6}}{W_{\mathrm{MIN}}}\right) . \tag{14}
\end{align*}
$$

The small-signal voltage gain $\left(A_{v}\right)(9)$ has been used to size transistors $M_{\mathrm{LV} 3,4,5,6}$. Assuming minimum channel length for the said transistors, the width is computed as

$$
\begin{equation*}
W_{N}=\frac{2}{\mu_{\mathrm{eff}, n} C_{\mathrm{ox}}}\left(\frac{N}{1+N}\right)^{2}\left(\frac{A_{v}}{V_{\mathrm{SWING}}}\right)^{2} I_{\mathrm{SS}} L_{\mathrm{MIN}} \tag{15}
\end{equation*}
$$

Sometimes (15) results in a value of $W_{N}$ smaller than the minimum channel width. This happens when the bias current is lower than the current of the minimum sized NMOS transistor, $I_{\text {LOW }}$, given as

$$
\begin{equation*}
I_{\mathrm{LOW}}=\frac{1}{2}\left(\frac{1+N}{N}\right)^{2} \frac{W_{\mathrm{MIN}}}{L_{\mathrm{MIN}}} \mu_{\mathrm{eff}, n} C_{\mathrm{ox}}\left(\frac{V_{\mathrm{SWING}}}{A_{v}}\right)^{2} \quad \text { from (9) } \tag{16}
\end{equation*}
$$

Therefore, in such cases, $W_{N}$ is also set to $W_{\text {MIN }}$. For proper switching, the width of transistors $M_{\mathrm{LV} 7,8}$ is made $N$ times the width of transistors $M_{\mathrm{LV} 3,4,5,6}$.

The accuracy of the static model for the proposed Dlatch is validated through SPICE simulations by using TSMC

Table 2: Effect of process variation on static parameters of the proposed and the traditional D-latch.

|  | NMOS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | T | F | S <br> PMOS | F | S |
|  |  | T | F | S | S |
| $V_{\text {SWING }}(\mathrm{mV})$ |  |  |  | F |  |
| Proposed | 427 | 590 | 327 | 447 | 417 |
| Traditional | 416 | 508 | 300 | 509 | 457 |
| $A_{v}$ |  |  |  |  |  |
| Proposed | 4.3 | 5.34 | 3.9 | 4.14 | 4.9 |
| Traditional | 4.34 | 4.42 | 4 | 4.46 | 5 |
| NM (mV) |  |  |  |  |  |
| Proposed | 143 | 216 | 104 | 147 | 148 |
| Traditional | 139 | 172 | 97 | 173 | 163 |

Different design corners are denoted by T: typical, F: fast, and S: slow.
Simulation condition: $A_{v}=4, V_{\text {SWING }}=0.4 \mathrm{~V}, C_{L}=100 \mathrm{fF}$, and $I_{\mathrm{SS}}=$ $100 \mu \mathrm{~A}$.
$0.18 \mu \mathrm{~m}$ CMOS process parameters and with a power supply of 1.1 V . The proposed D-latch was designed and simulated for wide range of operating conditions: voltage swing of 300 mV and 400 mV , small-signal voltage gain of 2 and $4, N=5$, and the bias current ranging from $10 \mu \mathrm{~A}$ to $100 \mu \mathrm{~A}$. The designs were simulated, and the error in simulated and theoretical values for voltage swing, small-signal voltage gain, and noise margin using (8), (9), and (10), respectively, are calculated and are plotted in Figure 3. It may be noted that maximum error in voltage swing, small-signal voltage gain, and noise margin are $10 \%, 8 \%$, and $14 \%$, respectively.

The impact of parameter variation on proposed lowvoltage and traditional MCML D-latch performance is studied at different design corners. The findings for various operating conditions are given in Table 2. It is found that the voltage swing, small-signal voltage gain, and noise margin of the proposed low-voltage D -latch varies by a factor of $1.8,1.4$, and 2.1, respectively, between the best and the worst cases. For the traditional MCML D-latch, the voltage swing, smallsignal voltage gain, and noise margin vary by a factor of 1.7 , 1.2 , and 1.7 , respectively, between the best and the worst cases. Thus, the proposed low-voltage D-latch shows slightly higher variations than those of the traditional MCML D-latch for different design corners which can be attributed to the smaller aspect ratio of transistors in the proposed low-voltage D-latch [8].
3.3. Delay Model. In this section, a delay model of the proposed D-latch is formulated in terms of bias current and the voltage swing. For a low-to-high transition on CLK input that causes output to switch by activating (deactivating) the transistor pair $M_{\mathrm{LV} 3}-M_{\mathrm{LV} 4}\left(M_{\mathrm{LV} 5}-M_{\mathrm{LV} 6}\right)$, the circuit reduces to a simple MCML inverter. The equivalent linear half circuit is shown in Figure 4 where $C_{\mathrm{gdi}}, C_{\mathrm{db} i}$ represent the gate-drain capacitance and the drain-bulk junction capacitance of the $i$ th transistor. For NMOS transistors operating in saturation region, $C_{g d}$ is equal to the overlap capacitance $C_{g d o} W_{n}$

(a)


$$
\begin{aligned}
& -A_{v}=4, V_{\text {swing }}=0.4 \mathrm{~V} \\
& - \text { 日- } A_{v}=2, V_{\text {swing }}=0.4 \mathrm{~V}
\end{aligned}
$$

(b)

(c)

Figure 3: Errors in the static parameters (a) voltage swing, (b) small-signal voltage gain, and (c) noise margin.


Figure 4: Linear half circuit (with low-to-high transition on CLK).
between the gate and the drain [26]. For the PMOS transistor operating in linear region, $C_{\mathrm{gd}}$ is evaluated as the sum of the overlap capacitance and the intrinsic contribution associated with its channel charge [26]. The junction capacitance $C_{\mathrm{db}}$ for the transistors is computed as explained in [27]. The input capacitance $C_{\text {input }}$ represents the input capacitance of the source-coupled pair ( $M_{\mathrm{LV} 5}-M_{\mathrm{LV} 6}$ ) [9].

The delay of the proposed D-latch can be expressed as

$$
\begin{gather*}
t_{\mathrm{PD}}=0.69 R_{P}\left(C_{\mathrm{db} 3}+C_{\mathrm{gd} 3}+C_{\mathrm{gd} 9}+C_{\mathrm{db} 9}+C_{\mathrm{db} 5}\right.  \tag{17}\\
\left.+C_{\mathrm{gd} 5}+C_{L}+C_{\mathrm{input}}\right)
\end{gather*}
$$

with $C_{\mathrm{db} 3}=C_{\mathrm{db} 5}, C_{\mathrm{gd} 3}=C_{\mathrm{gd} 5}$ and, $R_{P}=((1+N) / N)$ ( $V_{\text {SWING }} / I_{\text {SS }}$ ); (17) can be rewritten as

$$
\begin{align*}
t_{\mathrm{PD}}=0.69 \frac{1+N}{N} \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}}( & 2 C_{\mathrm{db} 3}+2 C_{\mathrm{gd} 3} \\
& \left.+C_{\mathrm{gd} 9}+C_{\mathrm{db} 9}+C_{L}+C_{\mathrm{input}}\right) \tag{18}
\end{align*}
$$

The capacitances may be expressed in terms of the bias current and the voltage swing as

$$
\begin{equation*}
C_{x y}=a_{x y} \frac{I_{\mathrm{SS}}}{\left(V_{\mathrm{SWING}}\right)^{2}}+b_{x y} \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}}+c_{x y} \tag{19}
\end{equation*}
$$

Table 3: Coefficients of the capacitances for the proposed D-latch.

| NMOS coefficients |  |
| :---: | :---: |
| $a_{\text {db3 }}$ | $\left(2 A_{v}^{2} L_{\text {MIN }} / \mu_{\mathrm{eff}, n} C_{\text {ox }}\right)(N /(1+N))^{2}\left(K_{j n} C_{j n} L_{\mathrm{d} n}+2 K_{j s w n} C_{j s w n}\right)$ |
| $a_{\mathrm{gd} 3}$ | $2 A_{v}^{2} C_{\text {gdo }}(N /(1+N))^{2}\left(L_{\text {MIN }} / \mu_{\text {effi } n} C_{\text {ox }}\right)$ |
| $a_{\text {input }}$ | $\left(4 A_{v}^{2} / 3 \mu_{\text {eff }, n}\right)(N /(1+N))^{2} L_{\text {MIN }}{ }^{2}$ |
| $c_{\text {db3 }}$ | $2 K_{j s w n} C_{j s w n} L_{\text {d } n}$ |
| $b_{\text {db3 }}, b_{\text {gd3 }}, c_{\mathrm{gd} 3}$ | 0 |
| PMOS coefficients |  |
| $b_{\text {gd }}$ | (3/4) ((1+N)/N) $A_{\text {bulk,max }} \mu_{\text {eff }, p} C_{\text {ox }}^{2} W_{\text {MIN }}^{2}\left(V_{\text {DD }}-\left\|V_{T, p}\right\|\right)$ |
| $c_{g d 9}$ | $C_{\text {gdo }} W_{\text {MIN }}-(3 / 4) A_{\text {bulk,max }} \mu_{\text {effi } p} C_{\text {ox }}^{2} W_{\text {MIN }}\left(V_{\text {DD }}-\left\|V_{T, p}\right\|\right) R_{\text {DSW }} 10^{-6}$ |
| $c_{\text {db9 }}$ | $K_{j p} C_{j p} L_{\mathrm{d} p} W_{\text {MIN }}+2 K_{j s w p} C_{j s w p}\left(L_{\text {d } p}+W_{\text {MIN }}\right)$ |
| $a_{\text {gd } 9}, a_{\text {db9 }}, b_{\text {db9 }}$ | 0 |

The symbols have their usual meaning.
where $C_{x y}$ is the capacitance between the terminals $x$ and $y$ and $a_{x y}, b_{x y}$, and $c_{x y}$ are the associated coefficients. Using (14) and (15), various capacitances in (18) for $I_{\text {SS }}$ ranging from $I_{\text {LOW }}$ to $I_{\text {HIGH }}$ may be expressed as

$$
\begin{equation*}
C_{\mathrm{gd} 3}=C_{\mathrm{gdo}} W_{3}=2 A_{v}^{2} C_{\mathrm{gdo}}\left(\frac{N}{1+N}\right)^{2} \frac{L_{\mathrm{MIN}}}{\mu_{\mathrm{eff}, n} C_{\mathrm{OX}}} \frac{I_{\mathrm{SS}}}{\left(V_{\mathrm{SWING}}\right)^{2}}, \tag{20}
\end{equation*}
$$

where $C_{\text {gdo }}$ is the drain-gate overlap capacitance per unit transistor width. Consider the following:

$$
\begin{align*}
C_{\mathrm{db} 3}= & W_{3}\left(K_{j n} C_{j n} L_{\mathrm{d} n}+2 K_{j \mathrm{swn} n} C_{j \mathrm{swn} n}\right)+2 K_{j \mathrm{sw} n} C_{j \mathrm{sw} n} L_{\mathrm{d} n} \\
= & 2 A_{v}^{2} \frac{L_{\mathrm{MIN}}}{\mu_{\mathrm{eff}, n} C_{\mathrm{OX}}}\left(\frac{N}{1+N}\right)^{2}\left(K_{j n} C_{j n} L_{\mathrm{d} n}+2 K_{j \mathrm{swn} n} C_{j \mathrm{sw} n}\right) \\
& \times \frac{I_{\mathrm{SS}}}{\left(V_{\mathrm{SWING}}\right)^{2}} \\
& +2 K_{j \mathrm{swn} n} C_{j \mathrm{sw} n} L_{\mathrm{d} n} \tag{21}
\end{align*}
$$

where $C_{j n}, C_{j s w n}$ are the zero-bias junction capacitance per unit area and zero-bias sidewall capacitance per unit parameter, respectively. The coefficients $K_{j n}, K_{j \text { sw } n}$ are the voltage equivalence factor for the junction and the sidewall capacitances [27]. Parameter $L_{\mathrm{d} n}$ is extrapolated from design rules [9]. Consider the following:

$$
\begin{align*}
C_{\text {input }} & =\frac{2}{3} C_{\mathrm{ox}} L_{\mathrm{MIN}} W_{5} \\
& =\frac{4}{3 \mu_{\mathrm{eff}, n}}\left(\frac{N}{1+N}\right)^{2}\left(\frac{A_{v}}{V_{\mathrm{SWING}}}\right)^{2} I_{\mathrm{SS}} L_{\mathrm{MIN}}{ }^{2} \tag{22}
\end{align*}
$$

$$
\begin{align*}
C_{\mathrm{gd} 9}= & C_{\mathrm{gdo}} W_{\mathrm{MIN}}+\frac{3}{4} A_{\mathrm{bulk}, \max } W_{\mathrm{MIN}} L_{P} C_{\mathrm{ox}}  \tag{23a}\\
= & C_{\mathrm{gdo}} W_{\mathrm{MIN}}+\frac{3}{4} A_{\mathrm{bulk}, \max } W_{\mathrm{MIN}} C_{\mathrm{ox}} \\
& \times\left\{\mu_{\mathrm{eff}, p} C_{\mathrm{ox}} W_{\mathrm{MIN}}\left(V_{\mathrm{DD}}-\left|V_{T, p}\right|\right)\right.  \tag{23b}\\
& \left.\times\left[\frac{1+N}{N} \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}}-\frac{R_{\mathrm{DSW}} 10^{-6}}{W_{\mathrm{MIN}}}\right]\right\}
\end{align*}
$$

where $A_{\text {bulk, } \max }$ is a parameter defined in BSIM3v3 model [24]. Consider the following:

$$
\begin{align*}
C_{\mathrm{db} 9}= & W_{\mathrm{MIN}}\left(K_{j p} C_{j p} L_{\mathrm{d} p}+2 K_{j \mathrm{sw} p} C_{j \mathrm{sw} p}\right)  \tag{24}\\
& +2 K_{j \mathrm{sw} p} C_{j \mathrm{sw} p} L_{\mathrm{d} p},
\end{align*}
$$

where $C_{j p}, C_{j s w p}$ are the zero-bias junction capacitance per unit area and zero-bias sidewall capacitance per unit parameter respectively. The coefficients $K_{j p}, K_{j s w p}$ are the voltage equivalence factor for the junction and the sidewall capacitances of the PMOS transistor, respectively [27]. Parameter $L_{\mathrm{d} p}$ is extrapolated from design rules [9]. The coefficients $a_{x y}, b_{x y}$, and $c_{x y}$ of all the capacitances in (18) are summarized in Table 3. Using (20)-(24), (18) can be written as

$$
\begin{align*}
t_{\mathrm{PD}}= & 0.69 \frac{1+N}{N} V_{\mathrm{SWING}} \\
& \times\left(\frac{a}{{V_{\mathrm{SWING}}}^{2}}+b \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}^{2}}+\frac{c+C_{\mathrm{L}}}{I_{\mathrm{SS}}}\right) \tag{25}
\end{align*}
$$

where

$$
\begin{gather*}
a=2 a_{\mathrm{db} 3}+2 a_{\mathrm{gd} 3}+a_{\text {input }}  \tag{26a}\\
b=b_{\mathrm{gd} 9}  \tag{26b}\\
c=2 c_{\mathrm{db} 3}+c_{\mathrm{gd} 9}+c_{\mathrm{db} 9} . \tag{26c}
\end{gather*}
$$

Table 4: Effect of process variation on the delay of the proposed and the traditional D-latch.

|  |  | NMOS |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Parameter | T | F | S | F | S |
|  |  | T | F | S | S |
| $t_{\mathrm{PD}}$ (ps) |  |  |  | F |  |
| Proposed | 467 | 380 | 580 | 410 | 430 |
| Traditional | 589 | 565 | 984 | 587 | 590 |

Simulation condition: $A_{v}=4, V_{\text {SWING }}=0.4 \mathrm{~V}, C_{L}=100 \mathrm{fF}$, and $I_{\mathrm{SS}}=$ $100 \mu \mathrm{~A}$.

The delay model can also be used for $I_{\text {SS }}$ value outside the range [ $I_{\text {LOW }}, I_{\mathrm{HIGH}}$ ]. This is because for $I_{\mathrm{SS}}>I_{\mathrm{HIGH}}$, the capacitance coefficients of PMOS transistor in (25) differ as explained in Section 3.2. But since for high values of $I_{S S}$, the capacitive contribution of PMOS transistor is negligible, therefore (25) can predict the delay. Similarly, for $I_{\text {SS }}<I_{\text {LOW }}$, the capacitance coefficients of NMOS transistor in (25) differ. But since for low values of $I_{S S}$, the delay majorly depends on the capacitances of PMOS transistor, so expression (25) can estimate the delay of the proposed D-latch.

The accuracy of the delay model for the proposed Dlatch is validated through SPICE simulations by using TSMC $0.18 \mu \mathrm{~m}$ CMOS process parameters and with a power supply of 1.1 V . The proposed D -latch was designed for wide range of operating conditions: voltage swing of 300 mV and 400 mV , small-signal voltage gain of 2 and 4 , the bias current ranging from $10 \mu \mathrm{~A}$ to $100 \mu \mathrm{~A}, N=5$, and load capacitance of 0 fF , $10 \mathrm{fF}, 100 \mathrm{fF}$, and 1 pF . It is found that there is a close agreement between the simulated and the predicted delay for all the operating conditions. The simulated and the predicted delay in particular for $\mathrm{NM}=130 \mathrm{mV}$ and $A v=4$ and with different load capacitances are plotted in Figure 5.

The impact of parameter variation on proposed lowvoltage and traditional MCML D-latches delay is studied at different design corners. The findings for various operating conditions are given in Table 4. It is found that the propagation delay of the proposed low-voltage D -latch varies by a factor of 1.8 between the best and the worst cases. For the traditional MCML D-latch, the delay varies by a factor of 1.7 between the best and the worst cases. Thus, the proposed low-voltage D -latch shows slightly higher variation than the traditional MCML D-latch in delay for different design corners which can be attributed to the smaller aspect ratio of transistors in the proposed low-voltage D-latch [8].

## 4. Design Cases

In the previous section, the proposed D-latch has been modeled, and different parameters are expressed as a function of bias current and voltage swing. In practice, the voltage swing is set on the basis of the specified noise margin while the bias current is chosen according to power-delay considerations. Therefore, the proposed low-voltage D-latch for high-speed and power-efficient design cases is discussed.
4.1. High-Speed Design. A high-speed design requires bias current that results in minimum delay. The delay (25) decreases with the increasing $I_{\mathrm{SS}}$ and tends to an asymptotic minimum value of $0.69((1+N) / N)\left(a / V_{\text {SWING }}\right)$ for $I_{\text {SS }} \rightarrow$ $\infty$. A substantial improvement in delay with increasing bias current is achieved if condition

$$
\begin{equation*}
\frac{a}{V_{\mathrm{SWING}}{ }^{2}} \geq b \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}^{2}}+\frac{c+C_{\mathrm{L}}}{I_{\mathrm{SS}}} \tag{27}
\end{equation*}
$$

is satisfied. However, high value of bias current results in large transistor sizes. Therefore, the bias current should be set to such a value after which the improvement in speed is not significant. If equality sign in (27) is considered, then the delay is close to its minimum value, and the use of high bias current is avoided. Therefore, this assumption leads to a bias current ( $I_{\text {SS_HS }}$ ) and delay ( $t_{\text {PD_MIN }}$ ) as

$$
\begin{gather*}
I_{\text {SS_HS }}=\frac{c+C_{\mathrm{L}}}{2 a} V_{\text {SWING }}^{2}\left(1+\sqrt{1+4 \frac{a b}{\left(c+C_{\mathrm{L}}\right)^{2}} \frac{1}{V_{\text {SWING }}}}\right)  \tag{28}\\
t_{\text {PD_MIN }}=2 \times 0.69 \frac{1+N}{N} \frac{a}{V_{\text {SWING }}} . \tag{29}
\end{gather*}
$$

The proposed high-speed D-latch, designed with a power supply of 1.1 V , noise margin of 130 mV , small-signal gain of $4, N=5$, and load capacitance of 100 fF , gives $I_{\text {SS_HS }}$ as $254 \mu \mathrm{~A}$. A delay of 265 ps and 255 ps is obtained from (29) and simulations, respectively. On the contrary, a traditional highspeed D-latch designed using the method outlined in [24] and with power supply of 1.4 V for the same specifications results in a delay of 598 ps . This indicates that the proposed D-latch can achieve a much higher speed than the traditional one.
4.2. Power-Efficient Design. A power-efficient design requires a bias current that results in minimum power-delay product (PDP). The power is calculated as the product of $V_{\mathrm{DD}}$ and $I_{\mathrm{SS}}$. So, the PDP of the proposed D-latch may be expressed as

$$
\begin{align*}
\mathrm{PDP}= & 0.69 V_{\mathrm{DD}} V_{\mathrm{SWING}} \frac{1+N}{N} \\
& \times\left(\frac{a}{V_{\mathrm{SWING}}{ }^{2}} I_{\mathrm{SS}}+b \frac{V_{\mathrm{SWING}}}{I_{\mathrm{SS}}}+c+C_{L}\right) . \tag{30}
\end{align*}
$$

Therefore, the current $I_{\text {SS_PDP }}$ for minimum PDP may be given as

$$
\begin{equation*}
I_{\text {SS_PDP }}=\sqrt{\frac{b}{a}}\left(V_{\text {SWING }}\right)^{3 / 2} \tag{31}
\end{equation*}
$$

Accordingly, the minimum PDP results in

$$
\begin{equation*}
\mathrm{PDP}=0.69 V_{\mathrm{DD}} V_{\mathrm{SWING}} \frac{1+N}{N}\left(\frac{2 \sqrt{a b}}{\sqrt{V_{\mathrm{SWING}}}}+c+C_{L}\right) . \tag{32}
\end{equation*}
$$

The proposed power-efficient D-latch, designed with a power supply of 1.1 V , noise margin of 130 mV , small signal gain of 4 ,


FIGURE 5: Simulated and predicted delay of proposed D-latch versus $I_{\text {SS }}$ with $\mathrm{NM}=130 \mathrm{mV}, A_{v}=4$, and different load capacitances (a) $C_{L}=0 \mathrm{fF}$, (b) $C_{L}=10 \mathrm{fF}$, (c) $C_{L}=100 \mathrm{fF}$, and (d) $C_{L}=1 \mathrm{pF}$.
$N=5$, and load capacitance of 100 fF , gives $\mathrm{I}_{\text {SS_PDP }}$ as $5.3 \mu \mathrm{~A}$. A PDP value of 38.5 fJ has been obtained for the proposed D latch. On the other hand, a traditional power-efficient D-latch designed using the method outlined in [24] and with power supply of 1.4 V for the same specifications results in a PDP value of 24 fJ . The result signifies that the proposed D-latch results in higher PDP values than the traditional one.

## 5. Conclusions

A new low-voltage MCML D-latch based on the triple-tail cell concept is proposed. Its static parameters are analytically modeled and are used to develop a design approach for the proposed low-voltage MCML D-latch. The delay is formulated as a function of the bias current and the voltage swing and is traded off with power consumption for high-speed and power-efficient design cases. It is found that the proposed low-voltage D -latch is better than those of the traditional MCML D-latch for the high-speed design case.

## References

[1] S. Kiaei and D. Allstot, "Low-noise logic for mixed-mode VLSI circuits," Microelectronics Journal, vol. 23, no. 2, pp. 103-114, 1992.
[2] M. Anis, M. Allam, and M. Elmasry, "Impact of technology scaling on CMOS logic styles," IEEE Transactions on Circuits and Systems II, vol. 49, no. 8, pp. 577-589, 2002.
[3] M. Alioto and G. Palumbo, "Design strategies for source coupled logic," IEEE Transactions on Circuits and Systems I, vol. 50, no. 5, pp. 640-654, 2003.
[4] N. H. E. Weste, D. Harris, and A. Banerjee, CMOS VLSI Design: A Circuits and System Perspective, Pearson Education, New York, NY, USA, 4th edition, 2010.
[5] J. Kundan and S. M. Hasan, "Enhanced folded source-coupled logic technique for low-voltage mixed-signal integrated circuits," IEEE Transactions on Circuits and Systems II, vol. 47, no. 8, pp. 810-817, 2000.
[6] J. M. Musicer and J. Rabaey, "MOS current mode logic for low power, low noise CORDIC computation in mixed-signal environments," in Proceedings of the International Symposium on Low Power Electronics and Design (ISLPED '00), pp. 102-107, July 2000.
[7] S. Bruma, "Impact of on-chip process variations on MCML performance," in Proceedings of the IEEE International Systems-on-Chip Conference, pp. 135-140, September 2003.
[8] H. Hassan, M. Anis, and M. Elmasry, "MOS current mode circuits: analysis, design, and variability," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 13, no. 8, pp. 885-898, 2005.
[9] M. Alioto and G. Palumbo, Model and Design of Bipolar and MOS Current-Mode Logic (CML, ECL and SCL Digital Circuits), Springer, New York, NY, USA, 2005.
[10] G. Caruso and A. Macchiarella, "A methodology for the design of MOS current-mode logic circuits," IEICE Transactions on Electronics, vol. 93, no. 2, pp. 172-181, 2010.
[11] M. Alioto and G. Palumbo, "Power-aware design of nanometer MCML tapered buffers," IEEE Transactions on Circuits and Systems II, vol. 55, no. 1, pp. 16-20, 2008.
[12] G. Caruso, "Power-aware design of MCML logarithmic adders," in Proceedings of the International Conference on Signals and Electronic Systems (ICSES '10), pp. 281-283, September 2010.
[13] Y. M. El-Hariry and A. H. Madian, "MOS current mode logic realization of digital arithmetic circuits," in Proceedings of the

International Conference on Microelectronics (ICM '10), pp. 128131, Cairo, Egypt, December 2010.
[14] O. Musa and M. Shams, "An efficient delay model for MOS current-mode logic automated design and optimization," IEEE Transactions on Circuits and Systems I, vol. 57, no. 8, pp. 20412052, 2010.
[15] A. Cevrero, F. Regazzoni, M. Schwander, S. Badel, P. Ienne, and Y. Leblebici, "Power-gated MOS current mode logic (PGMCML): a power aware DPA-resistant standard cell library," in Proceedings of the 48th ACM/EDAC/IEEE Design Automation Conference (DAC '11), pp. 1014-1019, San Diego, Calif, USA, June 2011.
[16] M. Alioto, R. Mita, and G. Palumbo, "Design of high-speed power-efficient MOS current-mode logic frequency dividers," IEEE Transactions on Circuits and Systems II, vol. 53, no. 11, pp. 1165-1169, 2006.
[17] R. Nonis, E. Palumbo, P. Palestri, and L. Selmi, "A design methodology for MOS current-mode logic frequency dividers," IEEE Transactions on Circuits and Systems II, vol. 54, no. 2, pp. 245-254, 2007.
[18] J. K. Shin, T. W. Yoo, and M. S. Lee, "Design of half-rate linear phase detector using MOS current-mode logic gates for $10-\mathrm{Gb} / \mathrm{s}$ clock and data recovery circuit," in Proceedings of the 7th International Conference on Advanced Communication Technology (ICACT '05), pp. 205-212, February 2005.
[19] C. Zhou, L. Zhang, H. Wang et al., "A 1 mW power-efficient high frequency CML 2:1 divider," Analog Integrated Circuits and Signal Processing, vol. 71, no. 3, pp. 515-523, 2012.
[20] S. B. Anand and B. Razavi, "A CMOS clock recovery circuit for $2.5-\mathrm{Gb} / \mathrm{s}$ NRZ data," IEEE Journal of Solid-State Circuits, vol. 36, no. 3, pp. 432-439, 2001.
[21] K. Gupta, N. Pandey, and M. Gupta, "Low-voltage MOS current mode logic multiplexer," Radioengineering Journal, vol. 22, pp. 259-268, 2013.
[22] K. Gupta, N. Pandey, and M. Gupta, "Analysis and design of MOS current mode logic exclusive-OR gate using triple-tail cells," Microelectronics Journal, vol. 44, no. 6, pp. 561-567, 2013.
[23] M. Alioto, R. Mita, and G. Palumbo, "Performance evaluation of the low-voltage CML D-latch topology," Integration, vol. 36, no. 4, pp. 191-209, 2003.
[24] M. Alioto and G. Palumbo, "Power-delay optimization of Dlatch/MUX source coupled logic gates," International Journal of Circuit Theory and Applications, vol. 33, no. 1, pp. 65-86, 2005.
[25] H. Hassan, M. Anis, and M. Elmasry, "Low-power multithreshold MCML: analysis, design, and variability," Microelectronics Journal, vol. 37, no. 10, pp. 1097-1104, 2006.
[26] M. Alioto, G. Palumbo, and S. Pennisi, "Modelling of sourcecoupled logic gates," International Journal of Circuit Theory and Applications, vol. 30, no. 4, pp. 459-477, 2002.
[27] J. Rabaey, Digital Integrated Circuits: A Design Perspective, Prentice-Hall, Englewood Cliffs, NJ, USA, 4th edition, 2009.


International Journal of Distributed
Sensor Networks


## Hindawi

Submit your manuscripts at
http://www.hindawi.com


