Zuo, S., Fan, H., Nazarpour, K. and Heidari, H. (2019) A CMOS Analog Front-End for Tunnelling Magnetoresistive Spintronic Sensing Systems. In: 2019 IEEE International Symposium on Circuits and Systems (ISCAS), Sapporo, Japan, 26-29 May 2019, ISBN 9781728103976. There may be differences between this version and the published version. You are advised to consult the publisher's version if you wish to cite from it. http://eprints.gla.ac.uk/180565/ Deposited on: 22 February 2019 # A CMOS Analog Front-End for Tunnelling Magnetoresistive Spintronic Sensing Systems Siming Zuo<sup>1</sup>, Hua Fan<sup>2</sup>, Kianoush Nazarpour<sup>3, 4</sup> and Hadi Heidari<sup>1</sup> <sup>1</sup>Microelectronics Lab (meLAB), School of Engineering, University of Glasgow, G12 8QQ, UK <sup>2</sup>School of Microelectronics, University of Electronic Science and Technology of China, Chengdu, China <sup>3</sup>School of Engineering, Newcastle University, NE1 7RU, UK <sup>4</sup>Institute of Neuroscience, Newcastle University, NE2 4HH, UK z.siming.1@research.gla.ac.uk, Kianoush.Nazarpour@Newcastle.ac.uk, Hadi.Heidari@glasgow.ac.uk Abstract—This paper presents a CMOS readout circuit for an integrated and highly-sensitive tunnel-magnetoresistive (TMR) sensor. Based on the characterization of the TMR sensor in the finite-element simulation, using COMSOL Multiphysics, the circuit including a Wheatstone bridge and an analogue front-end (AFE) circuit, were designed to achieve low-noise and low-power sensing. We present a transimpedance amplifier (TIA) that biases and amplifies a TMR sensor array using switched-capacitors external noise filtering and allows the integration of TMR sensors on CMOS without decreasing the measurement resolution. Designed using TSMC 0.18 µm 1V technology, the amplifier consumes 160 nA at 1.8 V supply to achieve a dc gain of 118 dB and a bandwidth of 3.8 MHz. The results confirm that the full system is able to detect the magnetic field in the pico-Tesla range with low circuit noise (2.297 pA/ $\sqrt{\text{Hz}}$ ) and low power consumption (86 $\mu$ W). A concurrent reduction in the power consumption and attenuation of noise in TMR sensors makes them suitable for long-term deployment in spintronic sensing systems. Keywords—CMOS front-end; Tunnel-magnetoresistance; Spintronic; ultralow noise. ### I. INTRODUCTION Over the past decade, spintronic sensing has become an emerging methodology to emulate sensing and processing in wide applications from biosensing [1] to neuromorphic computing [2]. The early developments of magnetic biosensing were dominated by superconducting quantum interference devices, which require large equipment and operating costs and could not be operated at room temperature [3]. However, there has been substantial progress in developing spintronic devices to reduce system size and improve the detection range [4]. These devices open a new way to measure the weak magnetic field in pico-Tesla/ $\sqrt{\text{Hz}}$ levels locally at room temperature [5]–[7]. Through tunnel magnetoresistance (TMR) effect [8], [9], spintronic sensors can measure weak magnetic fields generated in the heart, and brain of humans by the electrical activity in various tissues [10]. In this respect, the TMR sensors has to be structured in form of the miniaturised wearable and implantable systems. Combining TMR sensors with CMOS technology offer miniaturise biomagnetic system enabling them to provide fully autonomous performance. For such integration, the CMOS analogue front-end (AFE) subsystem is a key unit that handles the readout the spintronic sensor output, amplification, power management, and noise cancellation [11], [12]. Low power circuitry design is essential to preserve long battery life and maximize the working hours, while the low input-referred noise guarantees accurate data acquisition. In addition, the Fig. 1. Proposed idea for extracting spintronic sensor data from COMSOL Multiphysics® to Cadence© environment for the AFE design. large dynamic range and small harmonic distortion are also important for weak magnetic signal recordings [13]. Furthermore, the AFE in CMOS technology will process the spintronic sensors outputs to secure a maximum signal to noise ratio [14]. The sensitivity and resolution of spintronic sensors can be improved by using a suitable readout circuitry while the associated environmental noises, e.g. the magnetic field of the Earth and 1/f, are attenuated. In this paper, we present a low-power low-noise AFE for a spintronic-CMOS sensing system. The overview of the proposed sensor system is shown in Fig. 1. A finite element method (FEM) model of a TMR device for extensive and accurate physical simulations was carried out with the software *COMSOL Multiphysics®*, to optimize its geometry and materials. Then the parameters of this model were exported into Cadence using *Verilog-A* language so that the model can be integrated into a standard CMOS-based AFE circuit, which can provide on-chip signal processing and noise/offset cancellation [15]. # II. ARCHITECTURE OVERVIEW The schematic diagram of proposed CMOS readout circuit integrated with TMR sensors is shown in Fig. 2. A couple of TMR elements are driven in the current mode and cascaded to a chopper-stabilized current integrator determine the output voltage and a switched-capacitor filter drives the output pads. Here, the Wheatstone bridge, a basic structure of the TMR sensor array, can increase the sensitivity of spintronic sensing and eliminate output offset from the temperature. From the theoretical calculation of voltage- and current-mode configurations, the sensitivity in the current-mode with an equal change of the resistors is twice larger than the voltagemode [16]. Therefore, a bias current is adopted to drive such system where the final output current from the bridge will be sent to the amplifier, filter, and an analog-to-digital converter respectively. The following sub-Sections describe the circuital implementation of each block of the system. # A. Tunnelling-Magnetoresistive Sensor Design Spintronic sensors based on the TMR effect have been widely utilized in detecting low magnetic fields owing to their small physical size, reduced cost, excellent linearity and high Fig. 2. System block diagram of (a) current perpendicular-to-plane configuration for TMR sensing, (b) R(H) linear behaviour and typical magnetization orientations correspondence; (c) a CMOS AFE with integrated TMR sensors. sensitivity operated at room temperature [1]. This type of sensors is based on a nanoscale phenomenon in which, under the right conditions, electrons can tunnel through a very thin ordinary insulating material, which is called the TMR effect. Fig. 2(a) shows its basic structure consisting of free layer/barrier/pinned layers, and its transfer curve is demonstrated in Fig. 2(b). When a bias voltage is applied to the TMR sensor, electrical conducting properties is exhibited, and its electrical resistance has a linear relationship with the magnetic field strength over a certain field range. This occurs due to the dependence of the tunnelling probability on the relative orientation of the magnetization in the two ferromagnetic layers between the barrier. The largest and lowest resistances are obtained when the FM layers are operated in antiparallel and parallel orientations respectively. To find the most effective structures and materials, a current-perpendicular-to-plane geometry of the TMR sensor has been modelled and evaluated by using *COMSOL* **Fig. 3.** A Full Wheatstone bridge incorporating TMR sensors. Two types of sensors with opposite dR/dH are provided to achieve a full bridge output: (a) mesh created in COMSOL software; (b) magnify of the TMR sensors. Multiphysics and Verilog-A with respect to a higher TMR ratio and better linearization range. The simulation details and specifications of the TMR sensor is described in our previous work [15]. Here, a new simulation structure of CoFeB/MgO/CoFeB based TMR sensors in a full bridge is shown in Fig. 3. The colour legend shows electric potential and magnetic flux density respectively. In this full bridge, there are two kinds of TMR sensors with different and symmetric orientations by setting the original directions of magnetizations of the pinned layer and free layer in 90 degree ( $R_1/R_3$ ) and -90 degree ( $R_2/R_4$ ) [15] respectively, which is demonstrated as red arrows. Subsequently, a TMR ratio of 233% with 6 $\mu$ A bias current is obtained from the finite-element method (FEM) simulations and the TMR models were calculated as $$R_{13} = R_o \times (1 - \alpha \times H_{ext}) \tag{1}$$ $$R_{2,4} = R_o \times (1 + \alpha \times H_{ext}) \tag{2}$$ where $R_o$ is an initial resistance, $\alpha$ is a magnetic resistance coefficient, and $H_{ext}$ is the external magnetic field. Therefore, the output current is expressed as follows: $$I_{out} = I_{bias} \times \frac{\Delta R_I}{R} \,. \tag{3}$$ Since the TMR sensor to be imported into *Cadence* environment with its AFE circuits, a magnetoresistor *Verilog-A* compact model was developed and implemented based on a physical point of view in the FEM simulation results [17]. Finally, the value of $\alpha$ was obtained from the linear response of the TMR sensor and the resistance is finally expressed as $R_{TMR} = 3100 \cdot (1 \pm 0.00121864 \cdot H)$ [15], where $H_{ext}$ is ranging between [-5, +5] Oe. Furthermore, the stability of the sensor output is essential and must be ensured over a large range of temperatures. Therefore, integrating the TMR sensors in a full Wheatstone bridge is highly demanded. Instead of a single TMR sensor, this method will cancel the temperature drift and provide a null-voltage output in the absence of an external magnetic field [18]. As shown in Fig. 2(c), when a current is driven through terminals a and b, the values of $R_1$ and $R_3$ are increased or decreased meanwhile $R_2$ and $R_4$ are changed in an Fig. 4. Schematic diagram of the proposed TMR system. opposite way. Finally, a full bridge behavior is achieved. Sensor input currents are set through terminals a and b, while the output currents are measured at terminals c and d. #### B. Readout Circuit The AFE comprises of a current to voltage converter, which is directly connected to the Wheatstone bridge outputs where the signal levels can be very low. In other words, the differential output currents of the TMR sensors are fed to the read-out circuit, which shall guarantee low noise and offset. The circuit design includes an operation amplifier, a bias circuit, a common-mode feedback and a low-pass filter. 1) Design of Operational Amplifier: The schematic diagram of the integrated TMR sensors is shown in Fig. 4. Our proposed operational amplifier (op-amp) featuring high DC gain and chopper stabilization realizes the current integration. Here, to eliminate the input offset and lowfrequency noise, chopper switches is adopted based on a modulation-demodulation technique. The chopper switches modulate the input signal, amplify the modulated signals, and then demodulate the modulated and amplified signals. As a result, the signal is modulated, amplified and then demodulated back to the baseband. On the contrary, the input offset and 1/f noise voltages of the amplifier are only amplified and modulated. Therefore, they can be removed by a low pass filter. In addition, the input chopper in a NMOS input differential pair is modulated up to the chopping frequency and then the second chopper transposes the signal at low impedance nodes and demodulates back the signal to cancel out the offset [19]. Here, a two-stage telescopic fully differential amplifier is implemented. The first stage is a telescopic cascode amplifier which enjoy large DC gain, single bias current, high speed, low power dissipation and low flicker noise, while the second stage is typically configured as a simple common source stage so as to allow maximum output swings. It is noted that the differential mode signal path consists of only n channel MOSFETs. That means only NMOS transistors conduct timevarying currents and the PMOS transistors conduct constant currents. This increases the speed of op-amp as the mobility of N channel MOSFET is higher than P channel. 2) Tranimpedence Amplifier: The amplifier is utilized to sense the current signals generated from the Wheatstone bridge and convert them into voltage readout with a maximum signal-to-noise ratio for subsequent signal processing. This current to voltage converter is called transimpedance amplifier (TIA), which typically has two kinds: fully differential a) resistive feedback and b) capacitive feedback. In terms of the former, the resistor itself is the main noise source. This limits the maximum transresistance gain of the sensor interface. However, the capacitive feedback is like a integrator, which not only can convert the bridge output current into an analog voltage but also enjoy less input current noise. More concretely, the use of a low-noise op-amp enables the integration of the signal current with a very low residual offset and ensures superior voltage sensitivity, integrating the currents over the capacitor for a given period of time after a reset. This method grants a better noise performance, provides a transresistance gain proportional to the integration time, and achieves high common mode rejection ratio (CMRR) and power supply rejection ratio (PSRR). If the TIA is realized with a Miller compensated two-stage structure shown in Fig. 4, the transfer function can be derived approximately as [19] $$H(s) \approx \frac{C_{in}}{C_F} \frac{1 - s \frac{C_F}{A_{V,st1} g_{m,st2}}}{\left(1 + \frac{1}{sR_P C_F}\right) \left(1 + s \frac{C_C C_{in}}{g_{m,st1} C_F}\right)} \tag{4}$$ where $g_{m,stl}$ and $g_{m,st2}$ are the transconductances of the first stage and the second stage respectively, $A_{V,stl}$ is the voltage gain of the first stage, $C_C$ is the Miller compensation capacitor, $C_{in}$ is the input capacitance of the op-amp (each terminal), $R_P$ is the MOS-BJT pseudo-resistor that occupies small area but can realize large resistance [20]. In addition, two reset switches are added to initialize the input and output nodes to the common-mode voltage quickly before the amplifier starts to operate or reset the amplifier when the output is saturated [21]. Another critical aspect in design of the TIA is the input-referred noise. According to [22], the input-referred noise current for the resistive feedback can be obtained as the output-referred noise voltage divided by the transresistance gain of the TIA: $$\overline{i_n^2} = \frac{2kT}{R_F} + \left(\overline{V_{n-op}^2}\right) \frac{\left(1 + jwR_F C_{in}\right)^2}{4R_F^2} \,. \tag{5}$$ Similarly, the input-referred noise current of the capacitive feedback TIA can be expressed as $$\vec{i_n}^2 = \overline{V_{n-op}^2} \left(\frac{C_F}{2T}\right) = \overline{V_{n-op}^2} \left(\frac{C_F}{2T} + \frac{C_{in}}{2T}\right)^2$$ (6) where k is the Boltzmann constant, T is the temperature in Kelvin, $R_F/C_F$ is the feedback resistance/capacitance. Fig. 5. Simulation result of the telescopic amplifier in two stages: (a) phase margin and gain; (b) resistance of TMR sensors; (c) output currents from four terminals; (d) output current before interface as a function of the biasing current at different magnetic fields; (e) differential output with a 50 μA bias current. Therefore, to achieve low-power and low-noise sensing and recording system, the key point is to design a low inputreferred noise TIA with low power consumption. 3) Common Mode Feedback Circuit: The differential operation has many advantages over single-ended signaling, such as improved immunity to noise, larger output swing, and reduced distortion. However, the high gain circuit needs common mode feedback (CMFB) to stabilize their DC voltages. In addition, a little mismatch between the bias current of pull-up network and that of pull-down network would force the output voltages to go to one of the power supply rails. Therefore, a CMFB circuit is adopted to sense the common-mode voltage, compare it with a proper reference, and return the comparison result to the bias network. As a result, it cancels the output common-mode current components and fixes the DC outputs to the desired level. 4) Switched-Capacitor Filter: Since the output voltages of the integrator are directly connected to the output pads, a quite large parasitic capacitance of the output pads together with the capacitive load of the testing probes will slow down the amplifier response and introduce the risk of instability. As shown in Fig. 4, a simple switched-capacitor filter is employed to overcome this problem. During the integration phase, the output nodes of the amplifier are isolated, and the output pads are kept at the common mode voltage, V<sub>CM</sub>. At the end of the integration phase, the small switched capacitors CSCF exponentially charge the output pins. # III. SIMULATION RESULTS The circuitry design simulations are performed in a standard CMOS 0.18 $\mu m$ process. The low-power telescopic op-amp with a supply voltage of 1.8 V is employed to amplify the Wheatstone bridge output with four TMR sensors. As shown in Fig. 5(a), the DC gain of the op-amp is 118 dB and GBW is 3.8 MHz with a bias current of 50 $\mu A$ , and the phase margin is 60.6 degree with load capacitors of 1 pF. The telescopic amplifier has enough gain while ensuring low-power and low-noise. The coupling between the two stages uses source followers to accommodate the voltage room necessary for the current chopping of the first stage. In addition, the input-referred noise current is decreasing with a lower feedback resistance and also a lower feedback capacitance. However, at a fixed low frequency, for example 100 Hz biomagnetic field, the capacitive feedback TIA with reset switches displays a better noise performance of 2.297 pA/\day{125.39 pA/\day{12} at a frequency around 10 kHz (100 Hz), which makes it suitable for low-noise and high-resolution applications. The simulated performances of AFE are summarized in Table I. The resistances of the TMR sensors and output current from the Wheatstone bridge are shown in Fig. 5(b) and 5(c) respectively, while Fig. 5(d) shows the differential bridge currents with different bias current in the range of micro-Tesla. The final linear output voltage after the AFE with pico-Tesla level is demonstrated in Fig. 5(e), which has good linearity. ## IV. CONCLUSION In this paper, we present a low-noise and low-power AFE based on a capacitive feedback TIA, which meets the stringent requirements of the spintronic sensing system. The TIA employs differential telescopic pairs in the first stage to ensure ultra-high gain, and a common source in the second stage to provide maximum output swing. The system displays a better noise performance at a low frequency through the capacitive feedback. In addition, a CMFB circuit stabilize DC voltages for such high gain circuit, while a switched-capacitor filter drives the large pins capacitances. Designed in a standard $0.18\,\mu\mathrm{m}$ CMOS technology, post-layout simulation results show that the amplifier achieves good performances in terms of linearity, power, and noise and has the ability to record spintronic signals. #### V. ACKNOWLEDGMENT The work of Hua Fan was supported by the National Natural Science Foundation of China (NSFC) under Grant 61771111 and 61401066. Table I: Main characteristics of the implemented TIA. | TIA Parameter | Post-Layout Simulated Value | | |---------------------------|-----------------------------|-----------------------------| | Voltage Supply | 1.8 | [V] | | Power Dissipation | 86 | $[\mu W]$ | | GBW | 3.8 | [MHz] | | Output Dynamic Range | Full | - | | Open Loop DC Voltage Gain | 118 | [dB] | | Input Equivalent Noise | 2.297 | $[pA/\sqrt{(Hz)} @ 100 Hz]$ | | Phase Margin | 60.6 | [degree] | | CMRR | 136.62 | [dB] | | PSRR | 181.65 | [dB] | #### REFERENCES - [1] P. P. Freitas, R. Ferreira, and S. Cardoso, "Spintronic Sensors," *Proc. IEEE*, vol. 104, no. 10, pp. 1894–1918, 2016. - [2] J. Torrejon et al., "Neuromorphic computing with nanoscale spintronic oscillators," *Nature*, vol. 547, no. 7664, p. 428, 2017. - [3] R. Körber et al., "SQUIDs in biomagnetism: a roadmap towards improved healthcare," Supercond. Sci. Technol., vol. 29, no. 11, p. 113001, 2016. - [4] W. F. Egelhoff et al., "Critical challenges for picoTesla magnetic-tunnel-junction sensors," Sensors Actuators, A Phys., vol. 155, no. 2, pp. 217–225, 2009. - [5] R. C. Chaves, P. P. Freitas, B. Ocker, and W. Maass, "Low frequency picotesla field detection using hybrid MgO based tunnel sensors," *Appl. Phys. Lett.*, vol. 91, no. 10, p. 102504, 2007. - [6] R. C. Chaves, P. P. Freitas, B. Ocker, and W. Maass, "MgO based picotesla field sensors," J. Appl. Phys., vol. 103, no. 7, p. 07E931, 2008. - [7] S. Cardoso et al., "Magnetic tunnel junction sensors with pTesla sensitivity," Microsyst. Technol., vol. 20, no. 4–5, pp. 793–802, 2014. - [8] S. Yuasa, T. Nagahama, A. Fukushima, Y. Suzuki, and K. Ando, "Giant room-temperature magnetoresistance in single-crystal Fe/MgO/Fe magnetic tunnel junctions," *Nat. Mater.*, vol. 3, no. 12, p. 868, 2004. - [9] S. S. P. Parkin *et al.*, "Giant tunnelling magnetoresistance at room temperature with MgO (100) tunnel barriers," *Nat. Mater.*, vol. 3, no. 12, p. 862, 2004. - [10] K. Fujiwara *et al.*, "Magnetocardiography and magnetoencephalography measurements at room temperature using tunnel magneto-resistance sensors," *Appl. Phys. Express*, vol. 11, no. 2, p. 23001, 2018. - [11] R. R. Harrison and C. Charles, "A low-power low-noise CMOS amplifier for neural recording applications," *IEEE J. Solid-State Circuits*, vol. 38, no. 6, pp. 958–965, 2003. - [12] Y. Tseng, Y. Ho, S. Kao, and C. Su, "A 0.09 μW Low Power Front-End Biopotential Amplifier for Biosignal Recording," *IEEE Trans. Biomed. Circuits Syst.*, vol. 6, no. 5, pp. 508–516, 2012. - [13] J. Guo, J. Yuan, J. Huang, J. K.-Y. Law, C.-K. Yeung, and M. Chan, "32.9 nV/rt Hz 60.6 dB THD Dual-Band Micro-Electrode Array Signal Acquisition IC," *IEEE J. Solid-State Circuits*, vol. 47, no. 5, pp. 1209– 1220, 2012. - [14] H. Heidari, S. Zuo, A. Krasoulis, and K. Nazarpour, "CMOS Magnetic Sensors for Wearable Magnetomyography," in 40th International Conference of the IEEE Engineering in Medicine and Biology Society, pp. 2116–2119, 2018. - [15] S. Zuo, K. Nazarpour, and H. Heidari, "Device modelling of MgO-barrier tunnelling magnetoresistors for hybrid spintronic-CMOS," IEEE Electron Device Lett., vol. 39, no. 11, pp. 1784–1787, 2018. - [16] H. Heidari, U. Gatti, and F. Maloberti, "Sensitivity characteristics of horizontal and vertical Hall sensors in the voltage-and current-mode," *Conf. Ph.D. Res. Microelectron. Electron (PRIME)*, pp. 330–333, 2015. - [17] H. Heidari, N. Wacker, S. Roy, and R. Dahiya, "Towards bendable CMOS magnetic sensors," Conf. Ph.D. Res. Microelectron. Electron (PRIME), pp. 314–317, 2015. - [18] M. D. Cubells-Beltrán, C. Reig, D. R. Muñoz, S. I. P. C. de Freitas, and P. J. P. de Freitas, "Full Wheatstone bridge spin-valve based sensors for IC currents monitoring," *IEEE Sens. J.*, vol. 9, no. 12, pp. 1756– 1762, 2009. - [19] J. Zhang, H. Zhang, Q. Sun, and R. Zhang, "A Low-Noise, Low-Power Amplifier With Current-Reused OTA for ECG Recordings," *IEEE Trans. Biomed. Circuits Syst.*, 2018. - [20] C. J. Deepu, X. Zhang, W.-S. Liew, D. L. T. Wong, and Y. Lian, "An ECG-on-chip with 535 nW/channel integrated lossless data compressor for wireless sensors," *IEEE J. Solid-State Circuits*, vol. 49, no. 11, pp. 2435–2448, 2014. - [21] M. Crescentini, M. Bennati, and M. Tartagni, "A High Resolution Interface for Kelvin Impedance Sensing.," J. Solid-State Circuits, vol. 49, no. 10, pp. 2199–2212, 2014. - [22] K.-M. Lei, H. Heidari, P.-I. Mak, M.-K. Law, and F. Maloberti, "Exploring the noise limits of fully-differential micro-watt transimpedance amplifiers for Sub-pA/yHz sensitivity," *Conf. Ph.D. Res. Microelectron. Electron (PRIME)*, pp. 290–293, 2015.