# Programmable Topology Derivation and Analysis of Integrated Three-Port DC-DC Converters with Reduced Switches for Low-Cost Applications 

Guipeng Chen, Member, IEEE, Zhufeng Jin, Yuwei Liu, Yihua Hu, Senior Member, IEEE, Jiangfeng Zhang and Xinlin Qing


#### Abstract

Thanks to the favorable advantage of low cost, integrated three-port dc-dc converters with reduced switches have attracted extensive attention. In order to provide more new topologies, this paper aims to propose a programmable topology derivation method, which effectively simplifies the cumbersome process of the conventional combination method. Instead of the manual connection and examination, the proposed alternative can quickly and rigorously derive multiple viable integrated three-port dc-dc topologies from a great number of possible connections with the aid of computer program. Besides, generalized analysis is also accomplished, with which performance characteristics of all derived converters are simultaneously obtained and then a comprehensive comparison can be easily conducted to select a preferred one for the practical application. Finally, an example specific application with one input and two outputs is given, with topology selection, design and experimental results demonstrated in detail.


Index Terms- Generalized Analysis, Integrated Three-Port DC-DC Converters, Programmable Topology Derivation, Reduced Switches.

## I. Introduction

With the increase of different sources/loads in engineering applications, multi-port dc-dc converters are widely demanded to control power flow and regulate voltages among different ports, including photovoltaics, fuel cell, battery and auxiliary power supply [1-8]. To construct a multi-port system, employing multiple conventional single-input single-output (SISO) dc-dc converters is a feasible solution, but undesired high cost and large volume are incurred due to the large number of components. Actually, components such as magnetic

[^0]elements and semiconductor devices in different power electronics converters can be multiplexed to achieve reduced cost, which have been adopted to derive a variety of integrated multi-port converters in [9-18].

In [9, 10], only one transformer with several secondary windings is demanded in the flyback converter to provide multiple outputs. And a common inductor is shared in the single-inductor multi-port converters to transfer power among multiple input and output ports in [11-15]. Therefore, magnetic components which usually account for a large proportion of converter weight and volume are effectively reduced in these multi-port converters. Nevertheless, they suffer from cross-regulation problem that load variation of one output would affect other output voltages, because the magnetic component functions as the energy storage element. Besides of the magnetic elements, semiconductor devices can also be multiplexed. In [16-18], integrated three-port dc-dc converters with reduced switches/diodes are proposed, in which only three switches/diodes instead of four are utilized to generate the required two control variables for independent power control and voltage regulation. Therefore, not only low cost is obtained, but also no cross-regulation problem exists. However, only three different types of integrated three-port topologies have been proposed in [16-18], which cannot always be the best choice for different applications. For example, the current stresses of converters in $[16,18]$ will increase in comparison with the conventional two separate converters, and the sum of two output voltages have to be smaller than the input voltage in the converter in [17]. Therefore, more viable topologies should be explored, and then an optimum one can be selected by engineers according to the requirements.
With the purpose of providing more new topologies, several topology derivation methods including combination [19-22], duality [23-25] and addition/replacement of cells [26-28], have been presented in the past literatures, among which the combination method attracts increasing attentions recently thanks to its systematicness. With the combination method [19-22], multiple new topologies can be obtained through combining several basic cells in different appropriate ways. For example, a family of forward converters including two-switch forward converter and interleaved series input parallel output forward converter, are obtained in [19] after combination and simplification of three forward cells. Although the theoretical idea seems to be very simple, the practical implementation process of the combination method is complicated, because there are a great number of possible connecting relationships among different cells, and their effectiveness are needed to be one-by-one manually examined to select viable ones. In
common practical applications, researchers may prefer to figuring out some viable topology configurations from all possible connections by their experience instead of examining all configurations one-by-one, and as a result, it is quite often that some preferred topologies are not found. In a word, the conventional manual topology derivation process of combination method is either complex or not precise enough.

From above, integrated three-port dc-dc converters with reduced switches are attractive in the engineering applications with low cost requirements. In order to derive more integrated three-port topologies for selection, this paper intends to use the combination method. However, the conventional manual effort of combination method would result in either complex or non-rigorous topology derivation process. Based on this, a programmable topology derivation method is proposed in this paper. It uses an algebraic array to represent the connections among converter components, transforms the electrical criterions into math relationships, and achieves all viable solutions simultaneously through computer program. With the proposed method, 10 viable integrated three-port converters with reduced switches including those proposed in [16-18, 28, 31], are quickly and rigorously derived from all possible connections. Compared with the topology synthesis in [29, 30], the transformation from the topology derivation to the mathematical problem is easier in this paper, since the state equation is eliminated and its electrical criterions are simpler. Besides, in order to conveniently select an optimum one for the practical application, generalized analysis is accomplished to simultaneously obtain performance characteristics of all proposed converters with the computer program. It can further avoid the huge one-by-one manual analysis, and then the comparison can be easily conducted. As a summary, this paper aims to explore a programmable method to conveniently provide more viable integrated three-port topologies for engineers and help to fast select the most preferred one according to the real application requirements.

The paper is organized as follows. The proposed programmable topology derivation method is introduced and employed to derive viable integrated multi-port dc-dc
converters in section II. And the generalized analysis of all derived topologies is conducted in section III. In section IV, experimental verification on a specific application is taken as an example to be illustrated and finally, conclusions are drawn in section V .

## II. Programmable Topology Derivation

## A. Integrated three-port circuit configuration

In the conventional three-port dc-dc system, two separate converters are typically employed to control the power flow and voltage regulation among three ports, as illustrated in Fig. 1 (a). The drive signals of the switches $S_{s 1} \sim S_{s 2}$ in the converter 1 are complementary and so are those for the switches $S_{s 3} \sim S_{s 4}$ in the converter 2. These drive signals are used to generate duty-cycles $D_{1} \sim D_{2}$ in Fig. 1(b) which are employed to independently regulate the relationships among $V_{1}, V_{2}$ and $V_{3}$. However, because two separate converters are employed, the number of components is doubled, which results in undesired high cost. Actually, from Fig. 1(b), in order to obtain the two duty-cycles $D_{1} \sim D_{2}$, three switches $S_{1} \sim S_{3}$ are enough, instead of four. The duty-cycles $D_{1} \sim D_{2}$ are respectively equal to $1-D_{s 2}$ and $1-D_{s 3}$. Therefore, by adjusting the duty-cycles $D_{s 2} \sim D_{s 3}$ of switches $S_{2} \sim S_{3}$, the desired $D_{1} \sim D_{2}$ can be obtained. And the duty-cycle $D_{s 1}$ of switch $S_{1}$ is equal to $2-D_{s 2}-D_{s 3}$ to ensure that there are always two switches in conduction. The circuit configuration of integrated three-port dc-dc converters is presented in Fig. 1(c), which retains the independent control among three ports with reduced overall cost.

From Fig. 1(c), nodes $\{$ (1), (2) $\}$, $\{(3)$, (4) $\}$ and $\{(5),(6)\}$ of $V_{1} \sim V_{3}$ can be theoretically connected to any two different nodes among $\{a, b, c, d, e, f\}$, and thus there are $\left(\mathrm{A}_{6}^{5}\right)^{3}=27000$ different possible connections in total. However, most of them cannot work because of violating the following two fundamental electrical criterions.

Criterion 1: Average voltages $V_{1 \_ \text {avg }} \sim V_{3 \_a v g}$ of three ports must be larger than zero, and they should be independently controlled.


Fig. 1. Three-port system: (a) conventional, (b) drive signals and (c) integrated circuit configuration.


Fig. 2. Three steps of the proposed programmable topology derivation.

Criterion 2: At any switching interval, ports $V_{1} / V_{2} / V_{3}$ and their combinations cannot be short-connected or parallel-connected due to the conduction of switches.

Theoretically, according to above two electrical criterions, viable integrated three-port topologies can be selected from all possible connections through one-by-one manual judgement. However, the required workload is very heavy since there are too many possible connections. And with such heavy workload, some viable topologies may be undesired left out. In order to avoid these problems, a programmable alternative is proposed, with which multiple viable integrated three-port dc-dc topologies can be systematically and simply derived with only three steps.

## B. Proposed programmable topology derivation

Unlike deriving topology with one-by-one manual examination in the conventional method, the proposed method can rigorously and conveniently select all viable topologies from possible connections through computer program. It only needs three steps, as illustrated in Fig. 2. Firstly, define the connecting relationships in the converter by unknowns $x_{i}(i=1$, $2, \ldots 6$ ) and the value of $x_{i}$ represents the connecting position of ports $V_{1} / V_{2} / V_{3}$. This step enables the transformation from deriving viable topologies into a mathematical problem of finding feasible solutions to $x_{i}$. Secondly, the electrical criterions which must be satisfied to ensure the normal operation of converters are modeled by mathematical relations of $x_{i}$, e.g. equations and inequalities. Finally, according to the mathematical relations, all solutions to $x_{i}$ can be found for the problem through computer implementable algorithms and then all viable topologies can be simultaneously obtained.

To be specific, the detailed programmable topology derivation process of integrated three-port dc-dc converters from the circuit configuration in Fig. 1(c) is depicted in the following.

Firstly, turn the topology derivation process into a mathematical problem. Because each node among \{(1), (2), (3), (4), (5), (6) $\}$ will connect to one node among $\{a, b, c, d, e, f\}$, define the connecting position of node (i) by $x_{i}(i=1,2, \ldots 6) . x_{i}$ is equal to $1,2,3,4,5$ or 6 , which respectively represents that node (i) is connected to node $a, b, c, d, e$ or $f$. Then, the problem of deriving all viable connecting relationships among nodes $\{(1)$, (2), (3), (4), (5), (6) $\}$ and nodes $\{a, b, c, d, e, f\}$ is transformed to calculate the feasible solutions of $x_{i}$ in the array $A$ in (1).

$$
\begin{equation*}
A=\left[x_{1}, x_{2}, x_{3}, x_{4}, x_{5}, x_{6}\right] \tag{1}
\end{equation*}
$$

Secondly, in order to find the feasible solutions of $x_{1} \sim x_{6}$, list their mathematical relations according to the aforementioned fundamental electrical constraints. According to Criterion 1, (2) and (3) are respectively derived to ensure that average voltages $V_{1 \_a v g} \sim V_{3 \_ \text {avg }}$ of three ports are larger than zero and they can be independently controlled. And from Criterion 2, (4) and (5) are respectively obtained to guarantee that ports $V_{1} / V_{2} / V_{3}$ and their combinations cannot be short-connected or parallel-connected due to the conduction of switches at any time. $V_{1 \_s w} \sim V_{3 \_s w}$ respectively represent the connecting voltages of $V_{1} \sim V_{3}$ in the switching interval.

$$
\begin{equation*}
V_{i_{-} \text {avg }}>0 \quad i=1,2,3 \tag{2}
\end{equation*}
$$

$$
\begin{gather*}
\left\{\begin{array}{l}
V_{i_{-} a v g} \neq V_{j_{-} a v g} \\
V_{i_{-} a v g} \neq V_{j_{-} a v g}+V_{k_{-} a v g}
\end{array} \quad i, j, k=1,2,3 ; i \neq j \neq k\right.  \tag{3}\\
\left\{\begin{array}{l}
V_{i_{-} s w} \neq 0 \\
\begin{array}{l}
V_{i_{-} s w}+V_{j_{-} s w} \neq 0 \\
V_{i_{-} s w}+V_{j_{-} s w}+V_{k_{-} s w} \neq 0
\end{array} \\
\left\{\begin{array}{l}
V_{i_{-} s w} \neq V_{j_{-} s w} \\
V_{i_{-} s w} \neq V_{j_{-} s w}+V_{k_{-} s w}
\end{array} \quad i, j, k=1,2,3 ; i \neq j \neq k\right.
\end{array}\right. \tag{4}
\end{gather*}
$$

In (2) $\sim(5), V_{1 \_ \text {avg }} \sim V_{3 \_ \text {avg }}$ and $V_{1 \_s w} \sim V_{3 \_s w}$ should be expressed as a function of $x_{1} \sim x_{6}$ to get the solutions. Denote the average voltage potential of nodes $\{a, b, c, d, e, f\}$ as $V_{\text {node_avg }}$ in (6). Because the average voltages across inductors $L_{1} \sim L_{2}$ are zero due to the flux balance, the average voltage potentials of nodes $\{b, c\},\{d, e\}$ are equal, i.e. $V_{b_{-} \text {avg }}=V_{c_{-} a v g}, V_{d \_a v g}=V_{e \_a v g}$. And the average voltages across switches $S_{1} \sim S_{3}$ are larger than zero, so that $V_{a_{-} \text {avg }}>V_{c_{-} \text {avg }}>V_{e_{-} \text {avg }}>V_{f_{-} \text {avg }}$ can be obtained. From Fig. 1(c), voltages $V_{1 \_a v g} \sim V_{3}$ avg can be calculated in terms of $x_{1} \sim x_{6}$, as shown in (7). Likewise, voltages $V_{1 \_s w} \sim V_{3-s w}$ can also be calculated in terms of $x_{1} \sim x_{6}$ and $V_{\text {node_sw }}$, as illustrated in (8). $V_{\text {node_sw }}$ is the voltage potentials of nodes $\{a, b, c, d, e, f\}$ in the switching interval. From the proposed drive signals of $S_{1} \sim S_{3}$ in Fig. 1(b), a switching period consists of three intervals, and in each interval, there are always two different switches in on-state. When $S_{1}$ and $S_{2}$ are on, voltage potentials of nodes $a, c$, $e$ are the same and $V_{\text {node_sw }}$ is denoted as $V_{\text {node_s } 1 s 2}$ in (9). Likewise, when $S_{2}, S_{3}$ or $S_{3}, S_{1}$ are on, $V_{\text {node_sw }}$ is correspondingly denoted as $V_{\text {node_s } 2 s 3}$ or $V_{\text {node_s } 3 s 1}$ in (9).

$$
\begin{align*}
& V_{\text {node_avg }}=\left[V_{a_{-} \text {avg }}, V_{b_{-} \text {avg }}, V_{c_{-} \text {avg }}, V_{d_{-} \text {avg }}, V_{e_{-} \text {avg }}, V_{f_{- \text {avg }}}\right]  \tag{6}\\
& V_{i_{\text {_avg }}}=V_{\text {node_avg }}\left(x_{2 i-1}\right)-V_{\text {node_avg }}\left(x_{2 i}\right), i=1,2,3  \tag{7}\\
& V_{i_{-} s w}=V_{\text {node_sw }}\left(x_{2 i-1}\right)-V_{\text {node_sw }}\left(x_{2 i}\right), i=1,2,3  \tag{8}\\
& V_{\text {node_ } S_{1} S_{2}}=\left[V_{\text {ace_ } S_{1} S_{2}}, V_{b_{-} S_{1} S_{2}}, V_{\text {ace- } S_{1} S_{2}}, V_{d_{-} S_{1} S_{2}}, V_{\text {ace_ } S_{1} S_{2}}, V_{f_{-} S_{1} S_{2}}\right]^{T} \text {, } \\
& V_{\text {node_ } S_{2} S_{3}}=\left[V_{a_{-} S_{2} S_{3}}, V_{b_{-} S_{2} S_{3}}, V_{\text {cef }}^{-} S_{2} S_{3}, V_{d_{-} S_{2} S_{3}}, V_{\text {cef_- }} S_{2} S_{3}, V_{\text {cef_ }} S_{2} S_{3}\right]^{T} \text {, } \\
& V_{\text {node_ } S_{3} S_{1}}=\left[V_{a c_{-} S_{3} S_{1}}, V_{b_{-} S_{3} S_{1}}, V_{a c_{-} S_{3} S_{1}}, V_{d_{-} S_{3} S_{1}}, V_{\text {ef_ } S_{3} S_{1}}, V_{\text {ef_ } S_{3} S_{1}}\right]^{T} \tag{9}
\end{align*}
$$

Finally, with the constraints in (2) $\sim(5)$ and the expressions in (6) $\sim(9)$, multiple sets of solutions $x_{1} \sim x_{6}$ can be obtained through computer program. Among these solutions, there are redundant and equivalent ones. The redundant ones are defined as the different solutions of $x_{1} \sim x_{6}$ which only swap the connecting positions of $V_{1}, V_{2}, V_{3}$. Except for the redundant solutions, equivalent ones which have different connecting relationships but have same performances are also needed to be excluded.

Following the above three steps, a Matlab code is written and its flowchart is depicted in Fig. 3. Firstly, list all possible $A=\left[x_{1}\right.$, $\left.x_{2}, x_{3}, x_{4}, x_{5}, x_{6}\right]$. Because voltage potentials of positive nodes $\{$ (1), (3), 5) $\}$ of $V_{1} \sim V_{3}$ are respectively higher than their negative nodes $\{(2),(4),(6)\}$, there are 13 kinds of possible sets $\{12,13,14,15,16,24,25,26,34,35,36,46,56\}$ for $x_{1} x_{2}$, $x_{3} x_{4}$ or $x_{5} x_{6}$. Therefore, $13^{3}=2197$ different array $A$ is obtained, which forms a matrix $B=\left[A_{1}, A_{2}, \ldots A_{2197}\right]^{T}$. Afterwards, for each $A_{i}(i=1,2 \ldots 2197)$, judging whether constraints (2)~(5) are satisfied or not. If they are not all satisfied, $A_{i}$ is not the correct solution and would be deleted from matrix B. After 2197 iterations, all viable solutions of array $A$ would be obtained.


Fig. 3. Flowchart of Matlab code.
However, it includes the redundant and equivalent ones, and hence the further exclusion is demanded. In order to exclude the redundant solutions, denote $X_{v 1}=\left\{x_{1}, x_{2}\right\}, X_{\nu 2}=\left\{x_{3}, x_{4}\right\}$ and $X_{v 3}=\left\{x_{5}, x_{6}\right\}$. Then by checking whether any of the $\left(X_{V 1}, X_{V 2}\right.$, $\left.X_{V 3}\right),\left(X_{V 1}, X_{V 3}, X_{V 2}\right),\left(X_{V 2}, X_{V 1}, X_{V 3}\right),\left(X_{V 2}, X_{V 3}, X_{V 1}\right),\left(X_{V 3}, X_{V 1}\right.$, $\left.X_{V 2}\right),\left(X_{V 3}, X_{V 2}, X_{V 1}\right)$ have already appeared in the obtained set of $x_{1} \sim x_{6}$, redundant solutions can be easily excluded and 22 non-redundant ones are obtained. Next, the exclusion of equivalent ones is further completed by judging whether all loops of two converters are totally the same. Search of the loops of different topologies can use the depth-first search. With the computer program, 10 sets of different $x_{1} \sim x_{6}$ whose topologies are non-redundant and non-equivalent are finally obtained in Table I. It takes 1.843 seconds to run on a personal computer with Intel Xeon E3-1231 v3 CPU, 3.4 GHz and 64 G RAM. Then, 10 integrated three-port dc-dc topologies are correspondingly derived in Fig. 4. Except that four topologies similar with (b), (h), (i) and (j) have been presented in [16-18, $28,31]$, all remaining topologies are firstly proposed in the paper. All proposed converters can work normally that ports
$V_{1} \sim V_{3}$ are independently controlled with the drive signals of switches $S_{1} \sim S_{3}$ in Fig. 1(b). Due to the different configurations, their performance characteristics are various and hence are preferred in different applications, such as auxiliary power supply, PV/battery hybrid system and battery cell equalizer.

TABLE I
10 FEASIBLE SETS OF $x_{1} \sim x_{6}$

| 10 FEASIBLE SETS OF $x_{1} \sim x_{6}$ |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $x_{1}$ | $x_{2}$ | $x_{3}$ | $x_{4}$ | $x_{5}$ | $x_{6}$ |
| Fig. 4 $(a)$ | 1 | 6 | 1 | 4 | 2 | 6 |
| Fig. $4(b)$ | 1 | 6 | 2 | 6 | 4 | 6 |
| Fig. $4(c)$ | 1 | 6 | 2 | 4 | 4 | 6 |
| Fig. $4(d)$ | 1 | 6 | 2 | 4 | 2 | 6 |
| Fig. $4(e)$ | 1 | 4 | 2 | 6 | 4 | 6 |
| Fig. $4(f)$ | 1 | 4 | 2 | 4 | 4 | 6 |
| Fig. $4(g)$ | 1 | 4 | 2 | 4 | 2 | 6 |
| Fig. $4(h)$ | 1 | 2 | 2 | 6 | 4 | 6 |
| Fig. $4(i)$ | 1 | 2 | 2 | 4 | 4 | 6 |
| Fig. $4(j)$ | 1 | 2 | 1 | 6 | 4 | 6 |

## C. Extension to integrated $N$-port topologies

Apart from the integrated three-port dc-dc converters, the proposed programmable topology derivation method can also be applied to other similar integrated $N$-port topologies with simple modification as follows. For an integrated $N$-port circuit configuration, the number of elements $x_{i}$ in the array $A$ in (1) is modified as $2 N$, and the value of each $x_{i}$ can be one of $\{1$, $2, \ldots 2 N\}$. The number of voltage source in constraints (2) $\sim(5)$ and the available connecting nodes in (6)~(9) are both changed to $N$. Then, referring to the aforementioned solving process step-by-step, viable integrated $N$-port topologies can be easily obtained from the similar computer code. Table II summarizes the calculation results of integrated two-port, three-port, four-port and five-port dc-dc converters, including the number of feasible topologies and the corresponding calculation time. It is noted that when $N=2$, the derived two-port topologies are well-known bidirectional buck/boost and buck-boost/ buck-boost converters.

TABLE II

| CALCULATION RESULTS OF INTEGRATED | $N$-PORT DC-DC TOPOLOGIES |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Number of ports $(N)$ | 2 | 3 | 4 | 5 |
| Number of feasible topologies | 2 | 10 | 96 | 1564 |
| Calculation time | 1.327 s | 1.843 s | 8.477 s | 204.761 s |



Fig. 4. 10 integrated three-port dc-dc converters with reduced switches.

## III. Generalized Analysis

After topology derivation, performance analysis of all proposed topologies in Fig. 4 should be conducted to have a comprehensive comparison under the specific application so that a most preferred one can be selected. Although one-by-one manual evaluation of all topologies is feasible, it would be also a tedious and cumbersome work for engineers. Fortunately, because the circuit configurations of these proposed topologies are similar and only the connecting relationships of $V_{1} \sim V_{3}$ are different, their performance analysis can be expressed in a generalized form with different $x_{i}(i=1,2, \ldots 6)$. Then, through a computer program, the performance characteristics of all proposed topologies including voltage/current relationship, ZVS operation and small-signal model, can also be simultaneously obtained.

## A. Operational Principle



Fig. 5. Two types of drive signals: (a) DRA and (b) DRB.


Fig. 6. Equivalent circuits in different stages: (a) $S t 1$, (b) $S t 2$ and (c) $S t 3$.
From the drive signals in Fig. 1(b), two and only two switches (or their parasitic diodes) among $S_{1} \sim S_{3}$ should be in on-state at any time, to ensure that inductors $L_{1} \sim L_{2}$ would not be disconnected and voltage source across $\{a, f\}$ would not be shorted. According to the different phase relation, except for the drive signals in Fig. 1 (b) which is re-defined as DRA in Fig. 5(a), there is another drive signals DRB as shown in Fig. 5 (b). No matter with drive signal DRA or DRB, the operation of all proposed converters working in continuous conduction mode (CCM) is consisted of three different stages (St1,St2,St3) in a switching period, and their equivalent circuits in different stages are illustrated in Fig. 6. Because the switching process is relatively short, it is neglected. It is noted that operation with drive signal DRA and DRB are almost the same, except for the
different sequence of stage $S t 1$ and $S t 2$. This difference only has an impact on the soft-switching operation of switches $S_{1} \sim S_{3}$, which will be detailed analyzed afterwards.

## B. Voltage Relationship

From (7), average voltages $V_{1, \text { avg }} \sim V_{3, \text { avg }}$ of all proposed converters can be expressed as a function of voltage potentials $\left\{V_{a \_ \text {_vg }}, V_{b_{-} a v g}, V_{c_{-} \text {avg }}, V_{d_{-} \text {avg }}, V_{e_{-} \text {avg }}, V_{f_{-} \text {avg }}\right\}$ and $x_{i}$. Meanwhile, according to Fig. 1(c), the average voltages across two nodes ( $a$, $c),(c, e)$ and $(e, f)$ are respectively equal to the average drain-to-source voltages $\bar{v}_{s 1} \sim \bar{v}_{s 3}$ of switches $S_{1} \sim S_{3}$, and $V_{b, \text { avg }}=V_{c, \text { avg }}, V_{d, \text { avg }}=V_{e, \text { avg }}$ can be obtained owing to the flux balance of inductors $L_{1} \sim L_{2}$, which are summarized in (10). Then, voltage relationships among $V_{1, \text { avg }} \sim V_{3, \text { avg }}$ of all proposed three-port converters in Fig. 4 are easily derived in Table III from (7) and (10) by plugging in the $x_{i}$ in Table I, which also could be implemented by computer program. Taking the converter in Fig. 4(a) as an example, $x_{1}=1, x_{2}=6, x_{3}=1, x_{4}=4$, $x_{5}=2$ and $x_{6}=6$ are obtained from Table I. Then, voltages of three ports are $V_{1, \text { avg }}=V_{a, a v g}-V_{f, \text { avg }}, \quad V_{2, \text { avg }}=V_{a, \text { avg }}-V_{d, a v g}=$ $\left(2-D_{s 1}-D_{s 2}\right)\left(V_{a, a v g}-V_{f, a v g}\right)$, and $\quad V_{3, a v g}=V_{b, a v g}-V_{f, a v g}=\left(2-D_{s 2}-D_{s 3}\right)$ ( $V_{a, \text { avg }}-V_{f, \text { avg }}$ ). From the drive signals of switches $S_{1} \sim S_{3}$ in Fig. 5, there are always two switches in on-state at any time and hence $D_{s 1}+D_{s 2}+D_{s 3}=2$ are obtained. Then, voltage gains $V_{2, \text { avg }} / V_{1, \text { avg }}=$ $D_{s 3}, V_{3, \text { avg }} / V_{1, \text { avg }}=D_{s 1}$ and $V_{3, a v g} / V_{2, \text { avg }}=D_{s 1} / D_{s 3}$ can be derived. Besides, the voltage stresses $V_{s 1,2,3}$ of switches $S_{1} \sim S_{3}$ in all proposed converter in terms of $V_{1} \sim V_{3}$ are also summarized in Table III from Fig. 4.

$$
\left\{\begin{array}{l}
V_{a_{-} a v g}-V_{c_{-} a v g}=\bar{v}_{s 1}=\left(1-D_{s 1}\right)\left(V_{a_{-} a v g}-V_{f_{-} a v g}\right)  \tag{10}\\
V_{c_{-} a v g}-V_{e_{-} a v g}=\bar{v}_{s 2}=\left(1-D_{s 2}\right)\left(V_{a_{-} a v g}-V_{f_{-} a v g}\right) \\
V_{e_{-} a v g}-V_{f_{-} a v g}=\bar{v}_{s 3}=\left(1-D_{s 3}\right)\left(V_{a_{-} a v g}-V_{f_{-} a v g}\right) \\
V_{b_{-} a v g}=V_{c_{-} a v g}, \quad V_{d_{-} a v g}=V_{e_{-} a v g}
\end{array}\right.
$$

where $D_{s 1} \sim D_{s 3}$ are the duty-cycles of switches $S_{1} \sim S_{3}$, respectively.

TABLE III

| Fig. 4 | Voltage Gains |  |  | Voltage <br> Stresses |
| :---: | :---: | :---: | :---: | :---: |
|  | $V_{2, a v g} / V_{1, a v g}$ | $V_{3, a v g} / V_{1, a v g}$ | $V_{3, \text { avg }} / V_{2, a v g}$ | $V_{s l, 2,3}$ |
| (a) | $D_{s 3}$ | $D_{s 1}$ | $D_{s 1} / D_{s 3}$ | $V_{1}$ |
| (b) | $D_{s 1}$ | $1-D_{s 3}$ | $\left(1-D_{s 3}\right) / D_{s 1}$ | $V_{1}$ |
| (c) | $1-D_{s 2}$ | $1-D_{s 3}$ | $\left(1-D_{s 3}\right) /\left(1-D_{s 2}\right)$ | $V_{1}$ |
| (d) | $1-D_{s 2}$ | $D_{s 1}$ | $D_{s 1} /\left(1-D_{s 2}\right)$ | $V_{1}$ |
| (e) | $D_{s 1} / D_{s 3}$ | $\left(1-D_{s 3}\right) / D_{s 3}$ | $\left(1-D_{s 3}\right) / D_{s 1}$ | $V_{1}+V_{3}$ |
| (f) | $\left(1-D_{s 2}\right) / D_{s 3}$ | $\left(1-D_{s 3}\right) / D_{s 3}$ | $\left(1-D_{s 3}\right) /\left(1-D_{s 2}\right)$ | $V_{1}+V_{3}$ |
| (g) | $\left(1-D_{s 2}\right) / D_{s 3}$ | $D_{s 1} / D_{s 3}$ | $D_{s 1} /\left(1-D_{s 2}\right)$ | $V_{1}+V_{3}-V_{2}$ |
| (h) | $D_{s 1} /\left(1-D_{s 1}\right)$ | $\left(1-D_{s 3}\right) /\left(1-D_{s 1}\right)$ | $\left(1-D_{s 3}\right) / D_{s 1}$ | $V_{1}+V_{2}$ |
| (i) | $\left(1-D_{s 2}\right) /\left(1-D_{s 1}\right)$ | $\left(1-D_{s 3}\right) /\left(1-D_{s 1}\right)$ | $\left(1-D_{s 3}\right) /\left(1-D_{s 2}\right)$ | $V_{1}+V_{2}+V_{3}$ |
| (j) | $1 /\left(1-D_{s 1}\right)$ | $\left(1-D_{s 3}\right) /\left(1-D_{s 1}\right)$ | $1-D_{s 3}$ | $V_{2}$ |

## C. Current Relationship

According to the operational principle, drain-to-source currents $i_{s 1} \sim i_{s 3}$ in different stages $S t 1 \sim S t 3$ of all proposed converters are obtained in Table IV, as a function of inductor currents $i_{L 1} \sim i_{L 2}$. Define $k_{i j}=\operatorname{isequal}\left(x_{i}=j\right), i, j=1,2 \ldots 6$, which is equal to 1 if the node $\mathrm{i}^{\mathrm{i}}$ is connected to the $j$ th node in $\{a, b, c$,
$d, e, f\}$ and is equal to 0 if not connected. Then, from Fig. 4, relationship among inductor currents $i_{L 1} \sim i_{L 2}$ and port currents $i_{1} \sim i_{3}$ is obtained in (11). Afterwards, the average inductor currents $I_{L 1} \sim I_{L 2}$ in terms of average port current $I_{1} \sim I_{3}$ of all proposed converters can be easily calculated by plugging in the corresponding $k_{i j}$ through the computer program, as illustrated in Table V. Likewise, take the converter in Fig. 4(a) as an example. Because it has $x_{1}=1, x_{2}=6, x_{3}=1, x_{4}=4, x_{5}=2$ and $x_{6}=6$, $k_{11}=k_{26}=k_{31}=k_{44}=k_{52}=k_{66}=1$ can be obtained and the value of other $k_{i j}$ is 0 . Then according to (11), $I_{L 1}=-I_{3}$ and $I_{L 2}=I_{2}$ can be achieved.

$$
\left\{\begin{array}{l}
i_{L 1}=\left(k_{22}-k_{12}\right) i_{1}+\left(k_{42}-k_{32}\right) i_{2}+\left(k_{62}-k_{52}\right) i_{3}  \tag{11}\\
i_{L 2}=\left(k_{24}-k_{14}\right) i_{1}+\left(k_{44}-k_{34}\right) i_{2}+\left(k_{64}-k_{54}\right) i_{3}
\end{array}\right.
$$

TABLE IV
DRAIN-TO-SOURCE CURRENTS $i_{S 1} \sim i_{s 3}$ IN DIFFERENT STAGES

| Stages | $\boldsymbol{i}_{\boldsymbol{s} 1}$ | $\boldsymbol{i}_{s \mathbf{2}}$ | $\boldsymbol{i}_{s \mathbf{3}}$ |
| :---: | :---: | :---: | :---: |
| $S t 1$ | $i_{L 1}$ | 0 | $-i_{L 2}$ |
| $S t 2$ | $i_{L 1}+i_{L 2}$ | $i_{L 2}$ | 0 |
| $S t 3$ | 0 | $-i_{L 1}$ | $-i_{L 1}-i_{L 2}$ |

TABLE V

| Average Inductor Currents $I_{L 1} \sim I_{L 2}$ IN TERMS OF $I_{1} \sim I_{3}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Fig. 4 | (a) | (b) | (c) | (d) | (e) |
| $I_{L 1}$ | $-I_{3}$ | $-I_{2}$ | $-I_{2}$ | $-I_{2}-I_{3}$ | $-I_{2}$ |
| $I_{L 2}$ | $I_{2}$ | $-I_{3}$ | $\mathrm{I}_{2}-\mathrm{I}_{3}$ | $I_{2}$ | $I_{1}-I_{3}$ |
| Fig. 4 | (f) | (g) | (h) | (i) | (j) |
| $I_{L 1}$ | $-I_{2}$ | $-I_{2}-I_{3}$ | $I_{1}-I_{2}$ | $I_{1}-I_{2}$ | $I_{1}$ |
| $I_{L 2}$ | $I_{1}+I_{2}-I_{3}$ | $I_{1}+I_{2}$ | $-I_{3}$ | $\mathrm{I}_{2}-\mathrm{I}_{3}$ | $-I_{3}$ |

## D. ZVS Operation

From Table IV, drain-to-source currents $i_{s 1} \sim i_{s 3}$ in different stages $S t 1 \sim S t 3$ of all proposed converters are equal to $\pm I_{L 1}, \pm I_{L 2}$ or $\pm\left(I_{L 1}+I_{L 2}\right)$, with the neglect of ripple current. Comparing $I_{L 1}$, $I_{L 2}$ and $I_{L 1}+I_{L 2}$ with zero, six divided regions R1~R6 are obtained, as illustrated in Fig. 7. In different regions, ZVS operation of one switch among $S_{1} \sim S_{3}$ in all proposed converters can always be realized with drive signals DRA or DRB, as shown in Fig. 8. In Fig. 8(a), drive signals DRA are employed when the relationship between $I_{L 1}$ and $I_{L 2}$ is in region R1 ( $I_{L 1}<0$, $\left.I_{L 2}>0, I_{L 1}+I_{L 2}>0\right)$. According to Table IV, $i_{s 1}=I_{L 1}$ is negative in stage $S t 1$ and $i_{s 1}=I_{L 1}+I_{L 2}$ is positive in stage $S t 2$. Therefore, current $i_{L 1}$ flows through the parasitic diode of switch $S_{1}$ before its turn-on, while current $i_{L 1}+i_{L 2}$ flows through the Mosfet channel of $S_{1}$ before its turn-off. Hence, ZVS operation of $S_{1}$ is achieved. Likewise, when $I_{L 1} \sim I_{L 2}$ are in region R2 $\left(I_{L 1}>0, I_{L 2}<0\right.$, $\left.I_{L 1}+I_{L 2}<0\right)$, ZVS operation of $S_{1}$ is also realized as illustrated in Fig. 8(b), but with the drive signals DRB instead of DRA. Similarly, in regions R3 and R4, $S_{2}$ achieves ZVS operation with drive signals DRA and DRB, respectively. And in region R5 and R6, $S_{3}$ achieves ZVS operation with drive signals DRA and DRB, respectively. As a summary, one switch among $S_{1} \sim S_{3}$ in all proposed converters can always achieve ZVS operation over the whole current range of $I_{L 1}$ and $I_{L 2}$ when appropriate drive signal DRA or DRB is employed, contributing to reduced switching losses.


R1: $I_{L 1}<0, I_{L 2}>0, I_{L 1}+I_{L 2}>0$ $\mathrm{R} 2: I_{L 1}>0, I_{L 2}<0, I_{L 1}+I_{L 2}<0$ R3: $I_{L 1}<0, I_{L 2}<0, I_{L 1}+I_{L 2}<0$ R4: $I_{L 1}>0, I_{L 2}>0, I_{L 1}+I_{L 2}>0$ R5: $I_{L 1}>0, I_{L 2}<0, I_{L 1}+I_{L 2}>0$ R6: $I_{L 1}<0, I_{L 2}>0, I_{L 1}+I_{L 2}<0$

Fig. 7. Six divided regions with $I_{L_{1}}=0, I_{L_{2}}=0$ and $I_{L_{1}}+I_{L_{2}}=0$.


Fig. 8. ZVS realization in different regions with different drive signals: (a) R1+DRA, (b) R2+DRB, (c) R3+DRA, (d) R4+DRB, (e) R5+DRA and (f) R6+DRB.

## E. Small-Signal Model

From the aforementioned analysis, average drain-to-source voltages and currents of switches $S_{1} \sim S_{3}$ in all proposed converters are calculated in (12) and (13), respectively. In order to obtain small-signal linearized equation, all variables in (12) and (13) are assumed to be equal to their given quiescent values plus some superimposed small ac variations [32]. After neglecting the dc terms as well as second-order terms, their first-order ac terms are respectively derived in (14)~(15), based on which a unified small-signal model are obtained in Fig. 9. From Fig. 9, all proposed integrated three-port converters can easily derive their small-signal models through connecting nodes $\{$ (1), (2), (3), (4), (5), (6) $\}$ to the corresponding nodes $\{a$, $b, c, d, e, f\}$.

$$
\left\{\begin{array}{l}
\left\langle v_{s 1}(t)\right\rangle_{T_{s}}=\left(1-d_{s 1}(t)\right)\left\langle v_{a f}(t)\right\rangle_{T_{s}}  \tag{12}\\
\left\langle v_{s 2}(t)\right\rangle_{T_{s}}=\left(1-d_{s 2}(t)\right)\left\langle v_{a f}(t)\right\rangle_{T_{s}} \\
\left\langle v_{s 3}(t)\right\rangle_{T_{s}}=\left(1-d_{s 3}(t)\right)\left\langle v_{a f}(t)\right\rangle_{T_{s}}
\end{array}\right.
$$

$$
\left\{\begin{array}{l}
\left\{\begin{array}{l}
\left\langle i_{s 1}(t)\right\rangle_{T_{s}}=d_{s 1}(t)\left\langle i_{L 1}(t)\right\rangle_{T_{s}}+\left(1-d_{s 3}(t)\right)\left\langle i_{L 2}(t)\right\rangle_{T_{s}} \\
\left\langle i_{s 2}(t)\right\rangle_{T_{s}}=-\left(1-d_{s 1}(t)\right)\left\langle i_{L 1}(t)\right\rangle_{T_{s}}+\left(1-d_{s 3}(t)\right)\left\langle i_{L 2}(t)\right\rangle_{T_{s}} \\
\left\langle i_{s 3}(t)\right\rangle_{T_{s}}=-\left(1-d_{s 1}(t)\right)\left\langle i_{L 1}(t)\right\rangle_{T_{s}}-d_{s 3}(t)\left\langle i_{L 2}(t)\right\rangle_{T_{s}}
\end{array}\right. \\
\left\{\begin{array}{l}
\hat{v}_{s 1}(t)=\left(1-D_{s 1}\right) \hat{v}_{a f}(t)-V_{a f} \hat{d}_{s 1}(t) \\
\hat{v}_{s 2}(t)=\left(1-D_{s 2}\right) \hat{v}_{a f}(t)-V_{a f} \hat{d}_{s 2}(t) \\
\hat{v}_{s 3}(t)=\left(1-D_{s 3}\right) \hat{v}_{a f}(t)-V_{a f} \hat{d}_{s 3}(t)
\end{array}\right. \\
\left\{\begin{array}{l}
\hat{i}_{s 1}(t)=\hat{i}_{s s}(t)+D_{s 1} \hat{i}_{L 1}(t)+\left(1-D_{s 3}\right) \hat{i}_{L 2}(t) \\
\hat{i}_{s 2}(t)=\hat{i}_{s s}(t)-\left(1-D_{s 1}\right) \hat{i}_{L 1}(t)+\left(1-D_{s 3}\right) \hat{i_{L 2}}(t) \\
\hat{i}_{s 3}(t)=\hat{i}_{s s}(t)-\left(1-D_{s 1}\right) \hat{i}_{L 1}(t)-D_{s 3} \hat{i}_{L 2}(t)
\end{array}\right. \tag{15}
\end{array}\right.
$$

where $\hat{i}_{s s}(t)=I_{L 1} \hat{d}_{s 1}(t)-I_{L 2} \hat{d}_{s 3}(t)$


Fig. 9. Unified small-signal model of all proposed three-port converters.

## IV. Experimental Verification on a Specific ApPLICATION

After the above generalized analysis, performance characteristics of all proposed converters are obtained simultaneously. Then, according to the system parameters of the specific application, a preferred one can be easily selected out after comparison. In this section, an example application with one input $V_{i n}=48 \mathrm{~V}$, and two outputs $V_{o 1}=36 \mathrm{~V}, I_{o 1, \max }=3 \mathrm{~A}$, $V_{o 2}=24 \mathrm{~V}, I_{o 2, \max }=2 \mathrm{~A}$ will be analyzed to gain a comprehensive understanding.

## A. Topology Selection and Design

Firstly, according to Table III in the voltage relationship analysis, the topology in Fig. 4(c) and (j) cannot work normally with the system parameters, because the sum of two small voltages is smaller than the large one in these two converters while $V_{o 1}+V_{o 2}>V_{i n}$ is required in the example application. Among the rest eight topologies, the ones in Fig. 4(a), (b) and (d) are preferred due to their relatively lower voltage stresses of switches. Secondly, according to Table V in the current relationship analysis, the average inductor currents are respectively $I_{o 1}, I_{o 2}$ in the topologies Fig. 4 (a) ~(b) while they are respectively $I_{o 1}+I_{o 2}, I_{o 2}$ in the topology Fig. 4(d). Hence, thanks to lower average inductor current, topologies in Fig. 4 (a)~(b) will be further compared. Finally, from Table IV, the current stresses of switches are smaller in the topology Fig. 4(a) because of the opposite directions of inductor currents $i_{L 1} \sim i_{L 2}$. Therefore, after the comprehensive comparison, the topology in Fig. 4(a) which can achieve relatively lower voltage/current
stresses, is selected for the example application. The converter in Fig. 4(a) is re-depicted in Fig. 10(a) with port $V_{1}$ as the input and ports $V_{2} \sim V_{3}$ as the outputs. In the example application, it is not only superior to other proposed converters in Fig. 4, but also can achieve lower cost as well as higher efficiency compared with conventional two separate buck converters in Fig. 10(b) due to the reduced switches and ZVS operation.

(a)

(b)

Fig. 10. Proposed and conventional single-input dual-output buck converter: (a) proposed and (b) conventional.

According to the generalized analysis, both the steady-state and dynamic characteristics of the proposed single-input dual-output (SIDO) buck converter in Fig. 10(a) can be easily obtained. The voltage gains among $V_{i n}, V_{o 1}$ and $V_{o 2}$ are $V_{o 1} / V_{i n}=D_{s 1}$ and $V_{o 2} / V_{i n}=D_{s 3}$. Therefore, $D_{s 1}$ and $D_{s 3}$ are employed to independently control the output voltages $V_{o 1}$ and $V_{o 2}$. The duty-cycle $D_{s 2}$ is equal to $2-D_{s 1}-D_{s 3}$. The average inductor currents $I_{L 1}, I_{L 2}$ are respectively equal to output currents $I_{o 1},-I_{o 2}$. Because all switches $S_{1} \sim S_{3}$ are clamped by input voltage when they are off, their voltage stresses are equal to $V_{i n}$. Because $V_{i n}$ is relatively low, the improved switching losses of buck converter working in triangular conduction mode is limited, but the increased current stresses caused by the triangular current have an adverse effect on both the conduction losses and the power rating of switches as well as inductors, resulting in higher cost. Therefore, after comprehensive consideration of both efficiency and cost, the proposed and conventional SIDO buck converters in Fig. 10 are designed to work in the typical continuous conduction mode. Then from Table IV, the root mean square (RMS) values of drain-to-source currents $i_{s 1} \sim i_{s 3}$ are calculated in (16), with the neglect of ripple current of inductors. Then, the parameters of hardware can be designed, which are summarized in Table VI.

$$
\left\{\begin{array}{l}
I_{s 1, r m s}=\sqrt{\left(1-D_{s 2}\right) I_{L 1}^{2}+\left(1-D_{s 3}\right)\left(I_{L 1}+I_{L 2}\right)^{2}}  \tag{16}\\
I_{s 2, r m s}=\sqrt{\left(1-D_{s 3}\right) I_{L 2}^{2}+\left(1-D_{s 1}\right) I_{L 1}^{2}} \\
I_{s 3, r m s}=\sqrt{\left(1-D_{s 2}\right) I_{L 2}^{2}+\left(1-D_{s 1}\right)\left(I_{L 1}+I_{L 2}\right)^{2}}
\end{array}\right.
$$

TABLE VI
System and Hardware Parameters

| Parameter | Value | Parameter | Value |
| :---: | :---: | :---: | :---: |
| Input Voltage $V_{i n}$ | 48 V | Switching Period $T_{s}$ | $10 \mu \mathrm{~s}$ |
| Output Voltage $V_{o 1}$ | 36 V | Inductance $L_{1}, L_{2}$ | $150,300 \mu \mathrm{H}$ |
| Output Current $I_{o 1, \max }$ | 3 A | Capacitance $C_{1}, C_{2}$ | $100,470 \mu \mathrm{~F}$ |
| Output Voltage $V_{o 2}$ | 24 V | Switches $S_{1} \sim S_{3}$ | IPP530N15N3 |
| Output Current $I_{o 2, \max }$ | 2 A | Control Unit | TMS320FDSP2808 |

In addition, according to Fig. 9, the small-signal model of the proposed SIDO buck converter is obtained in Fig. 11. The small-signal model of the proposed SIDO buck converter is the
same as two separate buck converters connecting to a common input. Therefore, no cross-regulation problem exists in the proposed converter and good dynamic response can be achieved. The control-to-output and input-to-output transfer functions are respectively derived in (17) and (18), based on which a proportional-integral (PI) compensator can be designed and added into each control loop to improve converter performance, as illustrated in Fig. 12(a).

$$
\begin{aligned}
& \left\{\begin{array}{l}
G_{v d 1}=\left.\frac{\hat{v}_{o 1}(s)}{\hat{d}_{s 1}(s)}\right|_{\hat{v}_{i n}(s)=0}=\frac{V_{i n}}{L_{1} C_{1} s^{2}+L_{1} / R_{1} s+1} \\
G_{v v 1}=\left.\frac{\hat{v}_{o 1}(s)}{\hat{v}_{i n}(s)}\right|_{\hat{d}_{s 1}(s)=0}=\frac{D_{s 1}}{L_{s 3}(s)=0} 1 C_{1} s^{2}+L_{1} / R_{1} s+1
\end{array}\right. \\
& \left\{\begin{array}{l}
G_{v d 2}=\left.\frac{\hat{v}_{o 2}(s)}{\hat{d}_{s 3}(s)}\right|_{\hat{v}_{i n}(s)=0}=\frac{V_{i n}}{L_{2} C_{2} s^{2}+L_{2} / R_{2} s+1} \\
G_{v v 2}=\left.\frac{\hat{v}_{o 2}(s)}{\hat{v}_{i n}(s)}\right|_{\substack{\hat{d}_{s 1}(s)=0 \\
\hat{d}_{s 3}(s)=0}}=\frac{D_{s 3}}{L_{2} C_{2} s^{2}+L_{2} / R_{2} s+1}
\end{array}\right.
\end{aligned}
$$

Fig. 11. Small-signal model of the proposed SIDO buck converter.

(a)

(b)

Fig. 12. Control, modulation and drive-signals generation: (a) control and modulation and (b) drive-signals generation.

In the proposed SIDO buck converter, because $i_{L 1}=i_{o 1}$ is larger than zero and $i_{L 2}=-i_{o 2}$ is smaller than zero, $i_{L 1}$ and $i_{L 2}$ may locate in region R2 or R5 in Fig. 7 under different load
condition, depending on whether $i_{L 1}+i_{L 2}$ is larger than zero or not. According to Fig. 8(b) and (e), $S_{1}$ can achieve ZVS operation with drive signals DRB and $i_{L 1}+i_{L 2}<0$, while $S_{3}$ can achieve ZVS operation with drive signals DRA and $i_{L 1}+i_{L 2}>0$. Therefore, ZVS operation is achieved for either $S_{1}$ or $S_{3}$ in the proposed SIDO buck converter over the whole load range if appropriate drive signals are employed according to the relationship between $i_{L 1}+i_{L 2}$ and $0 . i_{L 1}+i_{L 2}$ can be acquired by sampling the drain-to-source current $i_{s 3_{1} \text { sample }}$ of switch $S_{3}$ at the middle of stage $S t 3$ which is always equal to $-\left(i_{L 1}+i_{L 2}\right)$. The sample point is denoted as SP in Fig. 12(b). When the sampled current $i_{53^{\prime} \text { sample }}$ is smaller than zero which means $i_{L 1}+i_{L 2}>0$, Flag_A is set to 1 and then drive signals DRA in Fig. 12(b) are employed to achieve ZVS operation for $S_{3}$. On the contrary, when $I_{s 3^{\prime} \text { sample }}$ is larger than zero, Flag_B is equal to 1 and hence drive signals DRB in Fig. 12(b) is utilized to realize ZVS operation for $S_{1}$. Therefore, with the control and modulation strategy in Fig. 12, ZVS operation can be achieved for either $S_{1}$ or $S_{3}$ in the proposed SIDO buck converter over the whole load range. The triangular waveforms $\left\{V_{t 1_{-} \mathrm{A}}, V_{t 2_{-} \mathrm{A}}, V_{t 3_{-} \mathrm{A}}\right\}$ and $\left\{V_{t 1_{-} \mathrm{B}}\right.$, $V_{t 2_{-} \mathrm{B}}, V_{\left.t 3_{-} \mathrm{B}\right\}}$ only have difference in their phase relationship. $V_{t 1_{-} \mathrm{A}}$ is $D_{s 3} \times \pi$ in advance of $V_{t 2_{-} \mathrm{A}}$ and $V_{t 2_{-} \mathrm{A}}$ is $D_{s 1} \times \pi$ in advance of $V_{t 3_{-} \mathrm{A}}$, while $V_{t 1_{-} \mathrm{B}}$ is $D_{s 3} \times \pi$ after $V_{t 2_{-} \mathrm{B}}$ and $V_{t 2_{-} \mathrm{B}}$ is $D_{s 1} \times \pi$ after $V_{t 3 \text { _ }}$.
From above, the proposed integrated SIDO buck converter in Fig. 10(a) operates similarly with the conventional scheme consisting of two separate buck converters in Fig. 10(b), and their voltage gains, voltage stresses of switches, average inductor currents and small-signal models are also the same. However, the number of switches is reduced, switching losses are decreased and current stresses of switches are improved in the proposed converter, contributing to lower cost and higher efficiency.
(i) Number of switches: Only three switches $S_{1} \sim S_{3}$ are employed in the proposed SIDO buck converter while four switches $S_{11} \sim S_{22}$ are demanded in the conventional converter.
(ii) Switching losses: Because one switch in the proposed converter can always achieve ZVS operation, and the remaining two switches are respectively hard-switching and operating as the synchronous switch. Therefore, in comparison with the conventional two separate buck converters in which two switches are hard-switching and the other two operate as the synchronous switch, switching losses are effectively alleviated in the proposed converter.
(iii) Current stresses: The current stresses of switches $S_{11} \sim S_{22}$ in Fig. 10(b) are calculated in (19). Duty-cycles $D_{s 11}$ and $D_{s 21}$ are respectively equal to $D_{s 1}$ and $D_{s 3}$. Then, combining with the current stresses of switches $S_{1} \sim S_{3}$ in (16), the total RMS currents of switches in the proposed converter (Total_rms(Pro)) and in the conventional converter (Total_rms(Con)) are derived as shown in (20). With the parameters in TableVI, comparison result between the proposed (Total_rms(Pro)) and conventional (Total_rms(Con)) converter is depicted in Fig. 13. From Fig. 13, Total_rms of the proposed converter is smaller than that of the conventional one over wider load range. And smaller Total_rms achieved at rated load condition ( $I_{L 1}=3 \mathrm{~A}, I_{L 2}=-2 \mathrm{~A}$ ) also indicates that current stresses of switches are reduced in the proposed converter. In addition, at rated load condition, the square of RMS current of each switch is respectively
$I_{s 1, r m s}^{2}=2.75, I_{s 2, r m s}^{2}=4.25, I_{s 3, r m s}^{2}=1.25$ for the proposed SIDO buck converter and $I_{s 11, r m s}^{2}=6.75, I_{s 12, r m s}^{2}=1.5$, $I_{s 21, r m s}^{2}=2, I_{s 22, r m s}^{2}=2$ for the conventional SIDO buck converter. Therefore, the conduction losses are distributed more equal in the proposed converter, which is also beneficial for the thermal design.

$$
\begin{align*}
& \left\{\begin{array}{l}
I_{s 11, r m s}=\sqrt{D_{s 11}} I_{L 1}, I_{s 12, r m s}=\sqrt{\left(1-D_{s 11}\right)} I_{L 1} \\
I_{s 21, r m s}=-\sqrt{D_{s 21}} I_{L 2}, I_{s 22, r m s}=-\sqrt{\left(1-D_{s 21}\right)} I_{L 22}
\end{array}\right.  \tag{19}\\
& \left\{\text { Total_rms }(\text { Pro })=\sqrt{I_{s 1, r m s}^{2}+I_{s 2, r m s}^{2}+I_{s 3, r m s}^{2}}\right. \\
& \left\{\text { Total_rms }(\text { Con })=\sqrt{I_{s 11, r m s}^{2}+I_{s 12, r m s}^{2}+I_{s 21, r m s}^{2}+I_{s 22, r m s}^{2}}\right. \tag{20}
\end{align*}
$$

Fig. 13. Comparison between the proposed and conventional SIDO buck converter in terms of total RMS current.

## B. Experimental results

Fig. 14 and Fig. 15 respectively show the steady-state waveforms of the proposed converter under condition $A$ : $I_{01}=3 \mathrm{~A}, I_{o 2}=2 \mathrm{~A}$ and condition $B: I_{01}=0.3 \mathrm{~A}, I_{o 2}=2 \mathrm{~A}$. According to the theoretical analysis, drive signals DRA and DRB should be respectively employed for these two load conditions, as illustrated in Fig. 14(a) and Fig. 15(a). Then ZVS operation is achieved for $S_{3}$ under condition $A$ as shown in Fig. 14(d), and it is achieved for $S_{1}$ under condition $B$ as shown in Fig. 15(d). Besides, experimental waveforms of inductor currents $i_{L 1} \sim i_{L 2}$ and drain-to-source currents $i_{s 1} \sim i_{s 3}$ are also demonstrated in Fig. 14(b)~(c) and Fig. 15(b)~(c), which are in well coincidence with the theoretical analysis. It is noted that the spikes of drain-to-source currents $i_{s 1} \sim i_{s 3}$ are caused by the normal reverse recovery phenomenon of the parasitic diode of $S_{2}$, which operates as a synchronous switch.

Dynamic response of the proposed integrated SIDO buck converter with load variations between half and full rated load, is also shown in Fig. 16(a). Change of $i_{o 1}$ mainly has an impact on $v_{o 1}$ and nearly has no influence on $v_{02}$. Similarly, when $i_{o 2}$ varies, $v_{02}$ is influenced while $v_{o 1}$ almost remains unchanged. Therefore, no cross-regulation exists in the proposed converter that two output voltages $v_{o 1}$ and $v_{02}$ are independently controlled. In Fig. 17, measured efficiencies of the proposed and conventional SIDO buck converters are demonstrated. The components of conventional SIDO buck converter use the same ones in Table VI. The voltages/currents of input ( $V_{i n}, I_{i n}$ ) and two outputs $\left(V_{o 1}, I_{o 1}, V_{o 2}, I_{o 2}\right)$ are measured, and then the efficiency $\eta_{e f f}=\left(V_{o 1} I_{o 1}+V_{o 2} I_{o 2}\right) / V_{i n} I_{\text {in }}$ is calculated. Thanks to
the improved current stresses and ZVS operation of switches, higher efficiency is achieved in the proposed converter over whole load range, especially for the light load condition in which switching losses are dominant. Photo of the prototype circuit is shown in Fig. 16(b).


Fig. 14. Steady-state waveforms under condition $A\left(I_{01}=3 A\right.$ and $\left.I_{02}=2 A\right)$ : (a) output voltages and drive signals DRA, (b) drive signals DRA and inductor currents, (c) drive signals DRA and drain-to-source currents and (d) ZVS operation of $S_{3}$.


Fig. 15. Steady-state waveforms under condition $B\left(I_{01}=0.3 \mathrm{~A}\right.$ and $I_{o 2}=2 A$ ): (a) output voltages and drive signals DRB, (b) drive signals DRB and inductor currents, (c) drive signals DRB and drain-to-source currents and (d) ZVS operation of $S_{1}$.

(a)

(b)

Fig. 16. Dynamic response and the prototype of the proposed integrated SIDO buck converter: (a) dynamic response and (b) prototype.


Fig. 17. Measured efficiencies of the proposed integrated and conventional SIDO buck converter.

## V. Conclusion

A programmable approach was introduced in the paper to achieve systematic topology derivation and analysis of integrated three-port dc-dc converters, with which 10 viable topologies were conveniently derived from multiple possible connections and their performance characteristics are simultaneously obtained. Because the undesired manual effort is eliminated, the proposed programmable method is beneficial to provide more viable choices for engineers and help to fast select the most preferred one according to the requirement of the real application. And an example application was also detailed illustrated in the paper, which validates that the integrated SIDO buck converter in Fig. 10(a) achieves lower cost and higher efficiency in this application when compared with the conventional two separate buck converters due to the reduced switches number and ZVS operation.

Besides the integrated three-port dc-dc converters, the proposed programmable topology derivation method has also been applied to the other N -port converters, such as four-port and five-port dc-dc converters. In the future work, authors will continue to extend this method to other types of converters, aiming to find more favorable new topologies for various engineering applications.

## References

[1] A. Urtasun and D. D. Lu, "Control of a Single-Switch Two-Input Buck Converter for MPPT of Two PV Strings," IEEE Trans. Ind. Electron., vol. 62, no. 11, pp. 7051-7060, Nov. 2015.
[2] K. Kobayashi, H. Matsuo and Y. Sekine, "Novel Solar-Cell Power Supply System Using a Multiple-Input DC-DC Converter," IEEE Trans. Ind. Electron., vol. 53, no. 1, pp. 281-286, Feb. 2005.
[3] A. Hintz, U. R. Prasanna and K. Rajashekara, "Novel Modular Multiple-Input Bidirectional DC-DC Power Converter (MIPC) for HEV/FCV Application," IEEE Trans. Ind. Electron., vol. 62, no. 5, pp. 3163-3172, May. 2015.
[4] S. Singh, B. Singh, G. Bhuvaneswari, and V. Bist, "Power Factor Corrected Zeta Converter Based Improved Power Quality Switched Mode Power Supply," IEEE Trans. Ind. Electron., vol. 62, no. 9, pp. 5422-5433, Sept. 2015.
[5] R. Wai, C. Lin and Y. Chang, "High Step-Up Bidirectional Isolated Converter With Two Input Power Sources," IEEE Trans. Ind. Electron., vol. 56, no. 7, pp. 2629-2643, Jul. 2009.
[6] J. Kim, S. Choi, C. Kim, and G. Moon, "A New Standby Structure Using Multi-Output Full-Bridge Converter Integrating Flyback Converter," IEEE Trans. Ind. Electron., vol. 58, no. 10, pp. 4763-4767, Oct. 2011.
[7] H. Matsuo, W. Lin, F. Kurokawa, T. Shigemizu, and N. Watanabe, "Characteristics of the multiple-input DC-DC converter," IEEE Trans. Ind. Electron., vol. 51, no. 3, pp. 625-631, Jun. 2004.
[8] H. Sarnago, Ó. Lucía, M. Pérez-Tarragona, and J. M. Burdío, "Dual-Output Boost Resonant Full-Bridge Topology and its Modulation

Strategies for High-Performance Induction Heating Applications," IEEE Trans. Ind. Electron., vol. 63, no. 6, pp. 3554-3561, Jun. 2016.
[9] H. S. Chung, S. Y. R. Hui and W. Wang, "A zero-current-switching PWM flyback converter with a simple auxiliary switch," IEEE Trans. Power Electron., vol. 14, no. 2, pp. 329-342, Mar. 1999.
[10] C. Ji, K. M. Smith, K. M. Smedley, and K. King, "Cross regulation in flyback converters: analytic model and solution," IEEE Trans. Power Electron., vol. 16, no. 2, pp. 231-239, Mar. 2001.
[11] B. Wang, L. Xian, V. R. K. Kanamarlapudi, K. J. Tseng, A. Ukil, and H. B. Gooi, "A Digital Method of Power-Sharing and Cross-Regulation Suppression for Single-Inductor Multiple-Input Multiple-Output DC-DC Converter," IEEE Trans. Ind. Electron., vol. 64, no. 4, pp. 2836-2847, Apr. 2017.
[12] P. Patra, J. Ghosh and A. Patra, "Control Scheme for Reduced Cross-Regulation in Single-Inductor Multiple-Output DC-DC Converters," IEEE Trans. Ind. Electron., vol. 60, no. 11, pp. 5095-5104, Nov. 2013.
[13] D. Trevisan, P. Mattavelli and P. Tenti, "Digital Control of Single-Inductor Multiple-Output Step-Down DC-DC Converters in CCM," IEEE Trans. Ind. Electron., vol. 55, no. 9, pp. 3476-3483, Sept. 2008.
[14] X. Liu, J. Xu, Z. Chen, and N. Wang, "Single-Inductor Dual-Output Buck-Boost Power Factor Correction Converter," IEEE Trans. Ind. Electron., vol. 62, no. 2, pp. 943-952, Feb. 2015.
[15] R. Bondade, Y. Zhang, B. Wei, T. Gu, H. Chen, and D. B. Ma, "Integrated Auto-Reconfigurable Power-Supply Network With Multidirectional Energy Transfer for Self-Reliant Energy-Harvesting Applications," IEEE Trans. Ind. Electron., vol. 63, no. 5, pp. 2850-2861, May. 2016.
[16] E. C. D. Santos, "Dual-output dc-dc buck converters with bidirectional and unidirectional characteristics," IET Power Electron., vol. 6, no. 5, pp. 999-1009, May. 2013.
[17] G. Chen, Y. Deng, J. Dong, Y. Hu, L. Jiang, and X. He, "Integrated Multiple-Output Synchronous Buck Converter for Electric Vehicle Power Supply," IEEE Trans. Veh. Technol., vol. 66, no. 7, pp. 5752-5761, Jul. 2017.
[18] O. Ray, A. P. Josyula, S. Mishra, and A. Joshi, "Integrated Dual-Output Converter," IEEE Trans. Ind. Electron., vol. 62, no. 1, pp. 371-382, Jan. 2015.
[19] H. Wu and Y. Xing, "A Family of Forward Converters With Inherent Demagnetizing Features Based on Basic Forward Cells," IEEE Trans. Power Electron., vol. 25, no. 11, pp. 2828-2834, Nov. 2010.
[20] F. Z. Peng, L. M. Tolbert and F. Khan, "Power Electronics' Circuit Topology - the Basic Switching Cells," in IEEE Workshop Power Electronics Education, 2005, pp. 52-57.
[21] T. Wu, "Decoding and Synthesizing Transformerless PWM Converters," IEEE Trans. Power Electron., vol. 31, no. 9, pp. 6293-6304, Sept. 2016.
[22] L. Zhang, K. Sun, L. Feng, H. Wu, and Y. Xing, "A Family of Neutral Point Clamped Full-Bridge Topologies for Transformerless Photovoltaic Grid-Tied Inverters," IEEE Trans. Power Electron., vol. 28, no. 2, pp. 730-739, Feb. 2013.
[23] S. D. Freeland, "Techniques for the practical application of duality to power circuits," IEEE Trans. Power Electron., vol. 7, no. 2, pp. 374-384, Apr. 1992.
[24] K. W. E. Cheng and Y. Ye, "Duality approach to the study of switched-inductor power converters and its higher-order variations," IET Power Electron., vol. 8, no. 4, pp. 489-496, Apr. 2015.
[25] P. J. Wolfs, "A current-sourced DC-DC converter derived via the duality principle from the half-bridge converter," IEEE Trans. Ind. Electron., vol. 40, no. 1, pp. 139-144, Feb. 1993.
[26] Y. C. Liu and Y. M. Chen, "A Systematic Approach to Synthesizing Multi-Input DC-DC Converters," IEEE Trans. Power Electron., vol. 24, no. 1, pp. 116-127, Jan. 2009.
[27] Y. Li, X. Ruan, D. Yang, F. Liu, and C. K. Tse, "Synthesis of Multiple-Input DC/DC Converters," IEEE Trans. Power Electron., vol. 25, no. 9, pp. 2372-2385, Sept. 2010.
[28] G. Chen, Z. Jin, Y. Deng, X. He, and X. Qing, "Principle and Topology Synthesis of Integrated Single-Input Dual-Output and Dual-Input Single-Output DC-DC Converters," IEEE Trans. Ind. Electron., vol. 65, no. 5, pp. 3815-3825, May. 2018.
[29] P. A. Cassani and S. S. Williamson, "Design, Testing, and Validation of a Simplified Control Scheme for a Novel Plug-In Hybrid Electric Vehicle Battery Cell Equalizer," IEEE Trans. Ind. Electron., vol. 57, no. 12, pp. 3956-3962, Dec. 2010.
[30] D. Maksimovic, "Synthesis of PWM and quasi-resonant DC-to-DC power converters," Ph.D. dissertation, Dept. Elect. Eng., California Inst. of Technol., Pasadena, 1989.
[31] R. W. Erickson, "Synthesis of switched-mode converters," in IEEE Power Electronics Specialists Conference, 1983, pp. 9-22.
[32] R. W. Erickson and D. Maksimovic, Fundamentals of Power Electronics: Kluwer Academic Publishers, 2004.


Guipeng Chen (M'18) received the B.E.E. degree in electrical engineering from Zhejiang University, Hangzhou, China, in 2011, and the Ph.D. degree in power electronics and electric drives from the College of Electrical Engineering, Zhejiang University, in 2017. During the PHD study, he joined Fuji Electric Matsumoto Factory as a summer intern in 2014 and was invited to the University of Liverpool as a research assistant for a half-year program from July 2016. He is currently working as a Postdoc at the Instrument Science and Technology Postdoc Center, School of Aerospace Engineering, Xiamen University, China. His current research interests include automatic topology derivation of dc-dc converters and fault-tolerant converters.


Zhufeng Jin received the B.E.E. degrees from the Department of Electrical Engineering, Zhejiang University, Hangzhou, China, in 2016, where he is currently working toward the Master degree. His current research interests include control strategy of dc-dc converters and micro-inverters.


Yuwei Liu received the B.E.E. degree from the School of Electrical Engineering, Wuhan University, Wuhan, China, in 2017. She is currently working toward the Master degree from the School of Aerospace Engineering, Xiamen University, Xiamen, China. Her research interests are dc-dc converters and their fault tolerant operation.


Yihua Hu (SM'15, M'13) received the B.S. degree in electrical motor drives in 2003, and the Ph.D. degree in power electronics and drives in 2011, both from China University of Mining and Technology, Jiangsu, China. Between 2011 and 2013, he was with the College of Electrical Engineering, Zhejiang University as a Postdoctoral Fellow. Between November 2012 and February 2013, he was an academic visiting scholar with the School of Electrical and Electronic Engineering, Newcastle University, Newcastle upon Tyne, UK. Between 2013 and 2015, he worked as a Research Associate at the power electronics and motor drive group, the University of Strathclyde. Currently, he is a Lecturer at the Department of Electrical Engineering and Electronics, University of Liverpool (UoL). He has published more than 35 peer reviewed technical papers in leading journals. His research interests include PV generation system, power electronics converters \& control, and electrical motor drives.


Jiangfeng Zhang received his BSc degree and PhD degree in Computing Mathematics, in 1995 and 1999, respectively, from Xi'an Jiaotong University, China. He is currently a Senior Lecturer at the School of Electrical and Data Engineering, University of Technology Sydney. He is an associate editor for IET Renewable Power Generation and IET Smart Grid. He is also a member of the IFAC TC6.3 (Power and Energy Systems) and a Chartered Engineer. His research interests include smart grid and renewable energy.


Xinlin Qing received his M.Sc. degrees in experimental mechanics from Tianjin University, Tianjin, China, in 1991, and the Ph.D. degree in solid mechanics from Tsinghua University, Beijing, China, in 1994. He is currently a Distinguished Professor at the College of Aerospace Engineering, Xiamen University. Before he joined Xiamen University, he had worked with Beijing Aeronautical Science and Technology Research Institute of COMAC as a Senior Technical Fellow, with Acellent Technologies, Inc. as a Director of Sensor Technology, with Stanford University as a Postdoctoral Fellow, with UIUC as a Visiting Professor. His research interests include multifunctional sensor network, structural health monitoring, aviation health management, smart materials and structures.


[^0]:    Manuscript received May 28, 2018; revised September 7, 2018; accepted October 5, 2018. This work is sponsored by National Key R\&D Program of China (2017YFE0112400), National Postdoctoral Program for Innovative Talents (BX201700144) and China Postdoctoral Science Foundation (2017M622074).

    Guipeng Chen, Yuwei Liu and Xinlin Qing are with the School of Aerospace Engineering, Xiamen University, Xiamen, China (e-mail: cgp2017@xmu.edu.cn, 745948914@qq.com, xinlinqing@xmu.edu.cn).

    Zhufeng Jin is with the College of Electrical Engineering, Zhejiang University, Hangzhou, China (e-mail: jinzhufeng@zju.edu.cn).

    Yihua Hu is with the Department of Electrical Engineering and Electronics, University of Liverpool, Liverpool, U.K (e-mail: y.hu35@liverpool.ac.uk).

    Jiangfeng Zhang is with the School of Electrical, Mechanical and Mechatronic Systems, University of Technology Sydney, Ultimo, NSW, Australia (e-mail: jiangfeng.zhang@uts.edu.au).

