# Random chopping in $\Sigma\Delta$ modulators

Gildas Léger, Antonio Gines, Eduardo J. Peralías, and Adoración Rueda Instituto de Microlectrónica de Sevilla, Centro Nacional de Microelectrónica Consejo Superior de Investigaciones Científicas (CSIC) and Universidad de Sevilla, 41092 Sevilla, Spain.

Abstract— $\Sigma\Delta$  modulators make a clever use of oversampling and exhibit inherent monotonicity, high linearity and large dynamic range but a restricted frequency range. As a result  $\Sigma\Delta$  modulators are often the preferred option for sensor and instrumentation. Offset and Flicker noise are usual concerns for this type of applications and one way to minimize their effects is to use a chopper in the front-end integrator of the modulator. Frequency-shaped random chopping has been proposed to minimize the impact of reference voltage interference. It is shown in this paper that the chopper signal is not the only term that modulates the offset and Flicker noise and that unwanted crosstalk can significantly degrade the performance of the modulator.

## I. INTRODUCTION

Analog to Digital Converters based on  $\Sigma\Delta$  modulation are dominating the market of high-resolution and low-tomedium frequency range applications. A large part of the conversion is handled by the digital decimation filter while the analog part (the  $\Sigma\Delta$  modulator) is relatively small. Moreover these converters are inherently monotonous and usually exhibit high linearity. Despite the relative simplicity and robustness of the analog blocks, the trend toward higher performance has pushed  $\Sigma\Delta$  modulators to their limits. At a resolution of 24bits, which is commercially available, any source of noise becomes a concern. This is particularly true at low frequency, where flicker noise can become a limiting factor. For sensor applications where calibration is not possible, the main concerns when using a  $\Sigma\Delta$  converter may be gain and offset errors.

There are two main techniques that can be used to reduce offset and flicker noise. These are correlated double sampling (CDS) and chopping [1]. Beyond offset and flicker noise suppression, CDS technique based on Nagaraj's integrator [2], [3] has the advantage of relaxing amplifier DC gain requirements. In [4] an analysis of the noise contribution of the integrator is performed, which shows that the input capacitance of the amplifier should be minimized to effectively cancel Flicker noise contribution. Despite the important benefits of this integrator structure, its use in  $\Sigma\Delta$  modulators is not generalized, maybe because it requires specific and careful design.

On the other hand, chopping seems – at first sight – a much more straightforward approach. Apparently, it can be included in an existing integrator design with little effort. As a matter of fact, the papers describing modulators that include chopping seldom detail chopper implementation and its possible impact on performance [5]–[7]. Neither do reference textbooks [8], [9] or studies on non-ideality modeling [10], [11]. In [8], it is commented that the presence of signals at half the sampling frequency  $(f_s/2)$  can lead to performance degradation if these signals couple to the reference voltages. Indeed, in such a case, a tone at half the sampling frequency would demodulate the quantization noise into the base-band. Operating the chopper at half the sampling frequency may thus not be the best option. To circumvent this issue, it is proposed in [12] to use a random chopper signal with a bandpass shape. In this way, the offset and flicker noise power should spread over the frequency range. With the zero at DC, their contributions to the baseband should be negligible. With a zero at half the sampling frequency, the amount of quantization noise demodulated into the baseband due to reference coupling should be greatly reduced.

In this paper we show that the action of the random chopper does not depend on the shape of the chopper signal alone. Furthermore, we show that any capacitive coupling between the amplifier input and output nodes could have not negligible effects, and as consequence chopper implementations should be realized with special layout care. Otherwise, the unwanted effects of random chopper could be worse than the quantization noise demodulation induced by the coupling of a chopper at  $f_s/2$  on the voltage references.

The paper is organized as follows. Section 2 is devoted to the study of the random chopper effect on offset and Flicker noise. Section 3 demonstrates how a small parasitic can lead to quantization noise leakage into the baseband. Finally Section 4 summarizes the paper conclusions.

#### II. THE CHOPPER OPERATION

The most direct chopper implementation that can be found in the literature consists in adding crossed switches in series at the amplifier inputs and outputs, as illustrated in Fig.1-a. In that way, the noise and offset introduced by the amplifier are modulated by the chopper signal. Another implementation of chopper, represented in Fig.1-b, consists in a flip-flop of the integrating capacitors, which requires to apply the chopper to the integrator inputs. The first order results are identical to those of the first implementation. The main difference between the two schemes actually lies in the amplifier settling requirements, which are not the object of our study. The chopper transitions occur in the interphase between  $\phi_1$  and  $\phi_2$ as shown in Fig.1-c. Analyzing a classical integrator without chopping (consider  $\phi_c = 1$  and  $\phi_d = 0$  in Fig.1-a), the contribution of the amplifier offset to the integrator output  $V_U$ 



Fig. 1. a) Diagram of a single-branch integrator with a chopped amplifier. b) Diagram of a chopped integrator, where the chopping is implemented on the feedback capacitors and the integrator input. c) Integrator clock phases



Fig. 2. High level model of a chopped integrator for event-driven simulators

can be calculated as,

$$V_U \approx \frac{b\left(1 - \frac{b+1}{A}\right)z^{-1}\left(V_{in} + V_{off}\right)}{1 - z^{-1}\left(1 - \frac{b}{A}\right)}$$
(1)  
$$V_{in} = V_X - V_Y$$

where  $b = C_1/C_2$  and A is the amplifier DC gain, which is considered high enough to allow Taylor series expansion of terms in 1/A.

The principle of operation of the chopper is so simple that exact calculation is often overlooked. It is usually considered that the amplifier offset (and 1/f noise) is only multiplied by the chopping sequence. The offset term  $V_{off}$  in (1) is replaced by  $V_{off}^c$  which is the offset modulated by the chopper signal. This modulation removes the offset contribution at DC. However, this is not the complete picture.

Let us consider a chopper transition, in other words a rising or a falling edge of the chopper signal. During a chopper transition, phase  $\phi_2$  is low and the connection to the sampling capacitors is thus open. The two architectures represented in Fig.1 reduce to the same case study with respect to chopping effects if we neglect settling and charge injection mechanisms in the switches. Writing charge conservation at the amplifier input nodes, the output voltage for a chopper transition is,

$$V_U^* = V_U + \frac{2V_{off}^c}{1 + 1/A} \approx V_U + 2V_{off}^c$$
(2)

If the amplifier has no offset, it is perfectly symmetrical and the flip operation has no effect on the integrator output. However, the presence of an offset imbalances the virtual grounds, and the charge required to recover the equilibrium (which has to be drawn from the feedback capacitor  $C_2$ ) modifies the integrator output, but only when the chopper signal undergoes a transition. We can thus say that, apart from the usually considered chopper-modulated term, the integrator output also contains a term that depends on the chopper transitions which modifies the modulation.

The chopper action on the amplifier offset (and flicker noise) should thus be modeled as shown in Fig.2. The white part corresponds to the straightforward chopped integrator model while the shadowed part includes the contribution that depends on the chopper transitions. The blocks in dashed lines correspond to parasitic effects that will be discussed further. We note the time-domain signals in lowercase and their z-transforms in uppercase. The chopper signal, ch(n), has logical values: 1 and -1. The chopper transition signal, ct(n), is equal to 1 for the sample immediately following a chopper rising or falling edge, and 0 elsewhere. This signal can be built from the chopper signal ch by taking,

$$ct(n) = (1 - ch(n)ch(n-1))/2$$
 (3)

where the product between ch(n) and ch(n-1) takes the value -1 when the chopper and its delayed version are different (i.e. when it exhibits a transition) and 1 when they are identical.

Obviously, this signal is quite different from the chopper (ch) and it is legitimate to wonder what will be its effect on the offset in the modulator output spectrum. It is important to remark in Fig.2, though, that the chopper transition contribution to the offset  $(of f_{ct})$  is multiplied by both the chopper signal and the chopper transition signal in the form,

For the sake of simplicity, we consider both flicker noise and offset in the term off, herein a time-varying signal. However, most of flicker noise power is concentrated at low frequency and we can thus consider its z-domain transform OFF(z) as narrowband.

While the spectrum of the chopper transition signal is not known *a-priori*, it is deterministically linked through (3) to



Fig. 3. Simple digital scheme for the generation of a bandpass pseudo-random sequence

the chopper signal and this introduces a direct simplification. Because ch(n) is a square signal between 1 and -1, we have  $ch(n)^2 = 1$ , which leads to,

$$off_{ct} = 2off(n) \times ch(n) \times ct(n)$$

$$off_{ct} = off(n) \times (ch(n) - ch(n-1))$$

$$(5)$$

$$OFF_{CT} = OFF(z) * [(1 - z^{-1}) CH(z)]$$

Hence, taking into account the integrator gain b, the total chopped offset and flicker noise contribution can be considered as an additive perturbation on an offset and flicker-free integrator. Referring this perturbation,  $OFF_{chop}$ , to the integrator input it comes,

$$OFF_{chop}(z) = \frac{1}{b} \left( OFF_{CH}(z) + OFF_{CT}(z) \right)$$
(6)  
$$OFF_{chop}(z) = OFF(z) * \left[ \left( \frac{1+b-z^{-1}}{b} \right) CH(z) \right]$$

In Fig.1-c, the chopping signal is represented as a clock at  $f_s/2$  (being  $f_s$  the sampling frequency), but the only condition on the signal is that the 1 and 0 states should last an entire number of  $\phi_1$  (and thus  $\phi_2$ ) periods. In that sense, [12] proposes to use a frequency-shaped random signal, in order to spread the offset and flicker noise in the same way as a  $\Sigma\Delta$  modulator shapes quantization noise. A pass-band shape is proposed with a notch at DC and  $f_s/2$  (half the sampling frequency). The zero at DC should minimize the offset and flicker contribution in the base-band while the zero at  $f_s/2$ is aimed at minimizing the coupling of high-frequency tones to the voltage references. The random chopper signal can be generated using simple digital blocks as shown in Fig.3 (the 1-bit pseudo-random sequence can be generated by a Linear-Feedback Shift Register). In order to see the impact of the chopper transition signal, we generate such a sequence in Matlab and use it in the model shown in Fig.2. We consider an integrator with a gain of b = 1/2.

Fig.4 shows the chopped-offset spectrum. For this figure the power spectrum has been referred to the input offset so attenuation due to chopper can be evaluated with respect to the 0dB level. Together with the overall result (the thick line), we have represented the classical contribution (i.e. the spectrum of the chopper signal, with square markers) and the chopper transition contribution (with round markers). The shaping effect on the latter can clearly be appreciated. At low frequency, the classical chopper-only contribution dominates the noise spectrum but at high frequency, the chopper transition contribution significantly increases the noise power level. In particular, the power density at  $f_s/2$  results to be



Fig. 4. Effect of chopper transitions on the spectrum of the chopped offset referred at the integrator input. The chopper is a pseudo-random sequence shaped as defined in [12].



Fig. 5. Effect of chopper transitions on the spectrum of the chopped flicker noise referred at the integrator input. The chopper is a pseudo-random sequence shaped as defined in [12].

14dB higher than expected from the chopper-only model. This is coherent with (6): at z = -1 we find a factor 5 (i.e. 13.97dB) increase with respect to chopper-only contribution, for an integrator gain b = 1/2.

If flicker noise is the main concern, the signal OFF(z) in (6) cannot be considered as a scalar. Actually, its power spectral density is of the form,

$$S_{OFF} \propto 1/f$$
 (7)

and the convolution in (6) is not so straightforward.

Fig.5 shows the chopped-flicker spectrum referred to the integrator input. The power spectrum of the flicker noise without chopper is also represented in order to illustrate the benefits of chopping. It can be seen how chopping effectively brings a reduction of flicker noise power at low frequency. The notch at DC and  $f_s/2$  that could be seen in Fig.4 for a DC offset is significantly filled by flicker noise aliasing, as could be expected.

In significant contrast to the DC offset case, it can be seen

that the chopper transition contribution dominates over the classical chopper contribution over the entire spectrum and not only at high frequency. In particular the power spectral density of the overall chopped flicker noise is close to 10dB higher than what could be expected with a simple model at low frequencies. This increment is significant and should thus be taken into account during the design phase.

## III. SENSITIVE CHOPPER PARASITIC COUPLING

In a  $\Sigma\Delta$  modulator, the modulator output is fed back (and subtracted) to the input through a DAC. The principle of operation of the feedback DAC is very simple. For a singlebit quantizer, if the modulator output is 1 the feedback DAC connects the integrator to the positive reference voltage  $+V_{ref}$ and if it is 0, it connects the integrator to the negative reference voltage  $-V_{ref}$ . It appears that the DAC multiplies the digital output by the reference voltage. If this reference voltage is constant, the DAC performs the intended operation. However, if any interference couples onto the reference voltage, it will modulate the feedback signal (i.e. the modulator output). This perturbation - that can be referred directly to the modulator input - will spread over the entire frequency band. The output spectrum of a  $\Sigma\Delta$  modulator is likely to contain high power tones at high frequencies. This is particularly true for modulators using single-bit quantizers and for DC inputs. As a result, if the interference is a tone at (or close to)  $f_s/2$ , it will demodulate the high-frequency part of the quantization noise back into the modulator base-band leading to spurious tones. This is the reason why bandpass random chopper is introduced in [12]: if the chopper signal couples to the reference voltages, the zero introduced at  $f_s/2$  should minimize the demodulation of high-power tones into the baseband. We will show in this section how another parasitic coupling can lead to severe performance degradation when the chopper is activated. The chopper layout should thus be realized with care to avoid that the remedy be worse than the initial problem.

The chopper transitions can affect the signal transfer function if parasitic capacitances are present at the amplifier input and output nodes. Indeed, these capacitances charge and discharge the feedback capacitors when a chopper transition occurs. In Fig.6, we have represented the parasitic capacitors that can affect the integrator operation during a chopper transition: an input capacitor  $C_{pi}$ , an output capacitor  $C_{po}$ , a positive feedback capacitor  $C_{pp}$  and a negative feedback capacitor  $C_{pn}$ . For these last two capacitors, we consider a differential contribution for the sake of simplicity. Indeed, if the parasitic occurs on a single branch it will affect both the common-mode and the differential signal. The differential contribution in this case can be calculated taking one half of the capacitor value. Writing charge transfers at nodes A and B, the output voltage for a chopper transition  $V_{II}^*$  is,

$$V_U^* = \frac{\left[1 + \frac{C_{pp} - C_{pn}}{C_2} + \frac{1}{A} \left(1 - \frac{C_{pp} + C_{pn} + C_{pi}}{C_2}\right)\right] V_U - 2V_{off}^c}{1 - \frac{C_{pp} - C_{pn}}{C_2} + \frac{1}{A} \left(1 - \frac{C_{pp} + C_{pn} + C_{pi}}{C_2}\right)}$$
(8)



Fig. 6. Parasitic capacitors on the amplifier.

As we consider only completely settled charge transfer, it is obvious that the output capacitor  $C_{po}$  has no effect, being connected to a voltage source. We can remark that there is a term involving parasitic feedback capacitance that is not divided by the DC gain. If we consider that the amplifier DC gain is large and that the parasitic capacitances are small with respect to  $C_2$ , a first order approximation of (8) gives,

$$V_U^* \approx (1+\delta) V_U - (2+\delta) V_{off}^c \tag{9}$$
  
$$\delta = 2 \frac{C_{pp} - C_{pn}}{C_2}$$

Hence, each time that the chopper produces a transition, the integrator output voltage will be proportionally increased or decreased (depending on the value of  $C_{pp}$  and  $C_{pn}$ ).

It can be seen that the parasitic parameter  $\delta$  also modifies the gain of the offset contribution, but this is a small quantitative change that can be obviated. The simulation results obtained for the model proposed in Fig.2 still hold. This chopper-stabilized integrator model can be complemented considering the new modulation effect described in (9) which corresponds to the dashed-line blocks shown in Fig.2.

If the parasitic capacitances are sufficiently small, their contribution can be seen as a perturbation and referred to the modulator output. In that way, we can evaluate the impact on performance by looking at the components of this perturbation that lay in the modulator baseband.

A generic  $\Sigma\Delta$  modulator is usually described at high level by its Signal Transfer Function (STF) and its Noise Transfer Function (NTF), that relate the output bit-stream Y to the input signal X and the quantizer noise E, respectively, as follows,

$$Y = STF(z)X + NTF(z)E$$
<sup>(10)</sup>

In (4) we have defined CH(z) as the z-transform of the chopping signal and CT(z) as the z-transform of the chopper transition signal. Let  $U_1(z)$  be the z-transform of the first integrator output and TI(z) be the transfer function from the first integrator input to the modulator output. This transfer

function can be calculated by summing a virtual signal – let us name it  $I_{virtual}$  – at the first integrator input. This virtual signal would appear at the modulator output as,

$$Y = STF(z) X + NTF(z) E + TI(z) I_{virtual}$$
(11)

In the general case, the contribution of the perturbation to the modulator output can be written as,

$$P_{ert}(z) = \frac{\delta}{b} \times TI(z) \times [CT(z) * U_1(z)]$$
(12)

For a given architecure, that is to say for a particular loop filter,  $U_1(z)$  and TI(z) can be explicitly calculated and the perturbation is written as a function of the input signal X, the quantization error E and the known but not calculated chopper transition signal CT(z).

In most cases of the CIFB structure (Cascade of Integrators with FeedBack) described in [9] – which is a widely used architecture – the modulator input signal feedforward coefficients are all set to 0 except the first one. As a consequence, a perturbation at the integrator input is equivalent to a perturbation at the modulator input and thus sees the modulator TI(z) = STF(z). Furthermore, for this architecture the integrator input is the input signal minus the output bit-stream. Taking (10) into account, it can be written,

$$U_{1}(z) = \frac{bz^{-1}}{1 - z^{-1}} \left( \left(1 - STF(z)\right) X - NTF(z) E \right)$$
(13)

If we assume that the modulator architecture implements an ideal  $L^{th}$  order modulator such that,

$$STF(z) = z^{-L}$$
 (14)  
 $NTF(z) = (1 - z^{-1})^{L}$ 

it comes,

$$P_{ert} = \delta z^{-L} \times \left[ CT * \left( \left( \sum_{i=0}^{L-1} z^{-i} \right) X \right) \right]$$

$$-\delta z^{-L} \times \left[ CT * \left( z^{-1} \left( 1 - z^{-1} \right)^{L-1} E \right) \right]$$
(15)

From this equation, it can be seen that the perturbation has a signal-dependent contribution and a noise-dependent contribution. If the modulator Over-Sampling Ratio (OSR) is higher than the modulator order (L) – which occurs in a large majority of cases – the sum on L samples that is performed on the input signal can be approximated to a gain factor L. As was said above, for any particular architecture TI(z) and  $U_1(z)$  are easily calculated, but the trend will be similar: a signal and a noise contribution modulated by the chopper transition signal CT. The spectrum of this signal is particularly relevant to understand the impact of the chopper parasitics.

The chopper transition signal is not the chopper signal, and the shape of their spectra may be quite different. This is illustrated in Fig.7, which shows the power spectrum of the chopper signal (CH) proposed in [12] together with the corresponding chopper transition signal (CT). It can be seen that the chopper transition signal has a spectrum that is almost flat, excepting a significant DC component and a tone at  $f_s/2$ .



Fig. 7. Power spectra of the chopper signal (CH) proposed in [12], and of its associated chopper transition signal (CT).

Because the first integrator output is not correlated to the chopper transition signal (at least in first order), we can expect that the perturbation spectrum will have three contributions. First, the convolution with the DC component will lead to a scaled replica of the integrator output. For an ideal CIFB modulator, the integrator output is shaped at an order lower than the overall modulator. The impact of this contribution is thus similar to integrator leakage. Second, the convolution by the tone at  $f_s/2$  will lead to an alias of the integrator output. This is exactly the kind of noise aliasing that would be obtained if a tone at  $f_s/2$  coupled to the reference voltages. Such a noise aliasing is what was meant to be avoided by the introduction of bandpas random chopping. And third, the convolution with the flat noise will lead to a flat noise.

This can be verified in Fig.8. We simulated a 10ms transient of a third order 2-1  $\Sigma\Delta$  modulator – like the one described in [13] but with a chopped amplifier in the first integrator for a half-scale sinewave input. The frequency-shaped random chopper was generated as proposed in [12] by a Verilog block taking a 10bit LFSR as a random input sequence. The rest of the modulator was simulated at transistor level. Two simulations were performed: one without any parasitic feedback capacitor and another with a 100 fF parasitic capacitor leading to  $\delta = 0.12$ . Such a high value was chosen in order to visualize the effects easily on the output spectrum, without having to simulate a long transient. The thick line corresponds to the output spectrum of the modulator with the parasitic capacitor. The output spectrum of the modulator without the parasitic is also represented (with circle markers), as well as the spectrum of the perturbation (with square markers). This perturbation was computed according to (12) taking the signals  $U_1$  and CT from the electrical simulation. It can be seen how the perturbation is almost flat, showing that the convolution with the flat noise is the dominating component. Moreover, it almost perfectly matches the modulator output spectrum in the baseband, which demonstrates that it is the cause of the performance degradation, as expected.



Fig. 8. Power spectra of a  $3^{rd}$  order modulator output, with and without feedback parasitic capacitor. The spectrum of the perturbation signal is also represented.



Fig. 9. ENOB versus parasitic parameter, at an OSR of 50, for a single-loop single-bit  $4^th$  order  $\Sigma\Delta$  modulator with the random chopper proposed in [12].

The exact architecture implemented in [12] is not detailed, but we know it is a  $4^{th}$  order modulator that is supposed to reach a 20bit resolution. If we consider an ideal modulator transfer function and a single-bit quantizer, it comes that the oversampling ratio should be 50 to reach a 20 bit resolution. Assuming a CIFB implementation, the perturbation as expressed in (15) can be numerically simulated for any input signal, taking the classical approximation that E is a white noise of variance,

$$\sigma_E^2 = FS^2/12 \tag{16}$$

where FS is the modulator full-scale. In this way, we can evaluate the expected Effective Number of Bits of the modulator versus the parasitic parameter  $\delta$ . Fig.9, which has been generated for a half-scale input sine-wave shows that the resolution is decreased by 3bits for  $\delta = 10^{-5}$ . If the feedback capacitance is in the order of 10pF, this means that the parasitic capacitances between the amplifier input and output nodes should be maintained well below 0.05fF to avoid significant performance degradation. A simple metal crossing or line coupling in a bus could easily lead to such capacitances.

# IV. CONCLUSION

It has been shown in this paper that the introduction of a random chopper in the first integrator of a  $\Sigma\Delta$  modulator effectively modulates the amplifier offset and Flicker noise out of the base-band but these contributions are not simply modulated by the chopper signal but also by a signal that depends on the chopper transitions. This must be taken into account to meet precision requirements, in particular for Flicker noise which residual power was shown to be 10dB higher than expected. Furthermore, it has been demonstrated that even a small parasitic capacitance may lead to significant performance degradation due to quantization noise demodulation into the base-band. Hence the chopper network should be designed and laid out with care in order to avoid this unwanted effect that would invalidate the initial purpose of using a bandpass random chopper.

#### ACKNOWLEDGEMENT

This work has been partially funded by the Junta de Andalucía project EXC/2005/TIC-927 and by the Spanish Government project TEC-2007-68072.

### REFERENCES

- C. C. Enz and G. C. Temes, "Circuit techniques for reducing the effects of op-amp imperfections: autozeroing, correlated double sampling, and chopper stabilization," *Proc. IEEE*, vol. 84 (11), pp. 1584–1614, 1996.
- [2] K. Nagaraj, T. Viswanathan, K. Singhal, and J. Vlach, "Switchedcapacitor circuits with reduced sensitivity to amplifier gain," *IEEE Trans. Circuits Syst.*, vol. 34 (5), pp. 571–574, 1987.
- [3] J. A. Grilo and G. C. Temes, "The use of predictive correlated double sampling techniques in low-voltage delta-sigma modulators," in *Proc. Int. Conf. on Electronics, Circuits and Systems ICECS'98*, 1998, pp. 149–152.
- [4] O. Oliaei, "Noise analysis of correlated double sampling SC integrators with a hold capacitor," *IEEE Trans. Circuits Syst. I*, vol. 50 (9), pp. 1198–1202, 2003.
- [5] J. M. de la Rosa, S. Escalera, B. Pérez-Verdú, F. Medeiro, O. Guerra, R. del Río, and A. Rodríguez-Vazquéz, "A CMOS 110-dB@40-kS/s programmable-gain chopper-stabilized third-order 2-1 cascade sigmadelta modulator for low-power high-linearity automotive sensor ASIC," *IEEE J. Solid-State Circuits*, vol. 40 (11), pp. 2246–2264, 2005.
- [6] Y. Yang, A. Chokhawala, M. Alexander, J. Melanson, and D. Hester, "A 114-dB 68mW chopper-stabilized stereo multibit audio adc in 5.62mm<sup>2</sup>," *IEEE J. Solid-State Circuits*, vol. 38 (12), pp. 2061–2068, 2003.
- [7] J. Xuemei, B. Jing, W. Xiaobo, and H. R. Y. Xiaolang, "A programmable-gain chopper-stabilized 2-ordder sigma-delta modulator design," in *Proc. Int. Conf. Solid-State and Integrated Circuits Technol*ogy ICSICT'06, 2006, pp. 1785–1787.
- [8] S. R. Norsworthy, R. Schreier, and G. C. Temes, *Delta-Sigma Data Converters*. IEEE press, 1997.
- [9] R. Schreier and G. C. Temes, Understanding Delta-Sigma Data Converters. John Wiley & Sons, 2005.
- [10] F. Medeiro, B. Perez-Verdu, and A. Rodriguez-Vazquez, *Top-down design of high-performance sigma-delta modulators*. Kluwer Academic Publishers, 1999.
- [11] G. Suárez, M. Jiménez, and F. O. Fernández, "Behavioral modeling methods for switched-capacitor ΣΔ modulators," *IEEE Trans. Circuits Syst. I*, vol. 54 (6), pp. 1236–1244, Jun. 2007.
- [12] C. B. Wang, "A 20-bit 25-kHz Delta-Sigma A/D converter utilizing a frequency-shaped chopper stabilization scheme," *IEEE J. Solid-State Circuits*, vol. 36 (3), pp. 566–569, 2001.
- [13] G. Léger and A. Rueda, "Experimental validation of a fully digital BIST for cascaded ΣΔ modulators," in *Proc. European Test Workshop ETS'06*, Southampton, UK, 2006, pp. 131–136.