

# THE UNIVERSITY of EDINBURGH

# Edinburgh Research Explorer

# **High-Efficiency MOSFET-based MMC Design for LVDC Distribution Systems**

# **Citation for published version:**

Roscoe, N, Holliday, D, Finney, S, zhong, Y & Lim, TC 2018, 'High-Efficiency MOSFET-based MMC Design for LVDC Distribution Systems' IEEE Transactions on Industry Applications, pp. 1-1. DOI: 10.1109/TIA.2017.2754481

# **Digital Object Identifier (DOI):**

[10.1109/TIA.2017.2754481](http://dx.doi.org/10.1109/TIA.2017.2754481)

# **Link:**

[Link to publication record in Edinburgh Research Explorer](https://www.research.ed.ac.uk/portal/en/publications/highefficiency-mosfetbased-mmc-design-for-lvdc-distribution-systems(7499d146-aca8-40ff-b803-b48d403d093b).html)

**Document Version:** Peer reviewed version

**Published In:** IEEE Transactions on Industry Applications

#### **General rights**

Copyright for the publications made accessible via the Edinburgh Research Explorer is retained by the author(s) and / or other copyright owners and it is a condition of accessing these publications that users recognise and abide by the legal requirements associated with these rights.

#### **Take down policy**

The University of Edinburgh has made every reasonable effort to ensure that Edinburgh Research Explorer content complies with UK legislation. If you believe that the public display of this file breaches copyright please contact openaccess@ed.ac.uk providing details, and we will remove access to the work immediately and investigate your claim.



# **High-Efficiency MOSFET-based MMC Design for LVDC Distribution Systems**

Y. Zhong Siemens Wind Power Ltd, Keele, UK yanni.zhong@siemens.com

N. Roscoe, D. Holliday Department of Electronic and Electrical Engineering University of Strathclyde, Glasgow, UK

*Abstract* **-- LVDC distribution networks have the potential to release larger capacity without having to upgrade the existing cables. One of the main challenges of LVDC networks is the extra customer-end DC-AC conversion stage. This paper proposes and evaluates a 5-level Si MOSFET-based MMC as a promising alternative to the conventional 2-level IGBT-based converter. This is due to the comparatively higher efficiency, power quality and reliability, and reduced EM emissions. A comprehensive analysis of a Si MOSFET 5-level MMC converter design is performed to investigate the suitability of the topology for LVDC applications. Detailed theoretical analysis of the 5-level MMC is presented, with simulated and experimental results to demonstrate circuit performance. To suppress the AC circulating current, especially the dominant 2nd harmonics, this paper presents a double line-frequency PI with orthogonal imaginary axis control method. Comparison of simulation and experimental results with those for double line-frequency PR control shows that the proposed PI controller has better performance. In addition, it is simpler to implement and more immune to sampling/discretisation errors.** 

*Index Terms***--Converter Design, Current Suppression Control, DC-AC, LVDC, MMC, PI with Orthogonal Imaginary Axis, PR.** 

#### I. NOMENCLATURE

LVDC – Low-voltage direct current MMC – Modular multilevel converter PI – Proportional integral PR – Proportional resonant SM – Submodule SR – Synchronous rectification

#### II. INTRODUCTION

The concept of LVDC distribution has been proposed and has, in recent years, drawn increasing attention. This is because existing low-voltage AC power distribution networks face challenges from increased load demands in combination with rapid deployment of new technologies [1, 2]. In particular, the number of high-capacity power electronic interfaces, such as electric vehicle chargers and embedded PV generation, have increased significantly [3-5]. LVDC networks are able to provide increased capacity without the need to upgrade existing cables [6, 7].

Due to the existence of widespread AC loads, the additional power losses and EMI issues caused by the conventional 2-level IGBT-based converter would become

T.C. Lim, Supply Design Ltd, Rosyth, Department of Electronic and UK S.J. Finney Electrical Engineering University of Edinburgh, Edinburgh, UK

one of the main challenges of LVDC networks. To improve the efficiency, power quality and reliability, as well as to reduce the EM emissions, this paper proposes a modified MMC topology for a customer-end DC-AC conversion stage, and a thorough converter design.

MMC is a promising topology but it has not been applied previously in low-voltage (LV) applications. Comparisons between MMC and 2-level converters for LV applications are distinctly different to those for high-voltage (HV) applications for two reasons: (1) the wide range of available device technologies at LV, and (2) the design requirements imposed by the applications are very different. Hence, theoretical analysis and experimental validation are presented in this paper to investigate the advantages and disadvantages of applying MMC to LVDC DC/AC conversion. At LV, MMC cell voltage is low enough for Si MOSFET and GaN HEMT to be used instead of IGBTs, potentially reducing the conduction loss dramatically [7, 8]. In addition, for LV MMC, the use of MOSFETs means that *Rdson* can be significantly reduced through parallel connection, and synchronous rectification, bringing very low conduction loss.

Wide-bandgap devices such as SiC and GaN are expected to replace Si devices and improve efficiency in 2-level converters as well as MMC. By comparing different converter topologies, including IGBT 2-level, SiC MOSFET 2-level, GaN HEMT MMC and Si MOSFET MMC, it has been concluded that an Si MOSFET 5-level MMC with 4 parallelconnected MOSFETs is a promising alternative topology to replace the conventional 2-level IGBT-based converter [8, 9].Total converter efficiency is compared in Fig. 1, and has previously been discussed in detail [9]. Modelling losses for parallel connection is less accurate due to variations in threshold voltage. The first device to turn on discharges  $C_{ds}$ and *Cgd* in all parallel devices, incurring more loss than if all devices were to turn on simultaneously. During *Cgd* discharge in an off device, the discharging current tends to slow *Cgs* charging, thus further spreading out turn-on times. Hence, measured loss for 4 parallel devices is greater than calculated loss. Loss in a single MMC module with 4 parallel IRFP4668 devices was measured using heatsink temperature rise, and this measured loss has been combined with calculated passive losses and included in Fig. 1. Regarding passive component loss, both MMC and SiC 2-level converters have

uncertainties. Although MMC submodule electrolytic capacitor loss would be a dominating factor as the number of parallel-connected devices increases [8], if volume is not of great concern, film capacitors can almost eliminate capacitive loss. The single-phase, 2-level converter requires a large DCside capacitor, which is subject to large 2<sup>nd</sup> harmonic currents leading to high loss. Calculations for 2-level converters show that the AC-side inductance incurs loss of over 250W due to high RMS current on the output of the single-phase converter. In addition, SiC brings issues with potential EMI [10, 11].

IGBT total converter efficiency is calculated by summing semiconductor losses [12] with 2-level converter passive filter losses [9] giving 93.6%. For the 5-level Si MOSFET MMC, efficiency is improved and is predicted to be 97.2% [12], offering improved reliability through cooler operation. Using measured loss, efficiency is 96.7%. It is also possible for MMC to provide redundancy for failure management, thus the reliability can be further improved [13]. In addition, MMC with appropriate arm current control has no need for an input filter allowing the use of smaller AC filters, low switching losses, better output waveform quality and the ability to prevent capacitor discharging current [14-16].



Fig. 1. Efficiency comparison for two phase-leg Si MOSFET 5-level MMC, GaN 3-level MMC, SiC 2-level, Si MOSFET 2-level and IGBT 2 level converters at 10 kW, 10 kHz, 600  $V_{dc}$ , M=0.57 and unity power factor.



Fig. 2. DC network with single-phase customer-end AC loads.

Fig. 2 shows an example DC network with single-phase AC loads supplied through conventional 2-level and MMC converters. Unlike the 3-phase converter where the 2<sup>nd</sup> harmonic current will be cancelled in the DC side, the conventional single-phase inverter will suffer from enhanced 2nd harmonics. This harmonic current will circulate in the filter capacitor resulting in losses, and similar losses will also be exhibited in the LV MMC. However, the inherent energy storage of the MMC allows control and elimination of this harmonic circulating current without the need of a bulky input filter.

This investigation examines the applicability of singlephase MMC for LV applications, where a key consideration is elimination of the  $2<sup>nd</sup>$  harmonic from the DC input current. Much research has studied the suppression of AC circulating current in HV MMC. Proportional resonant (PR) control is often adopted because it has high gain at selected frequencies and it can be applied to both single and 3-phase converters [17, 18]. To eliminate multiple harmonics, a multi-frequency PR controller (parallel-connected PR controllers at  $2<sup>nd</sup>$ ,  $4<sup>th</sup>$ ,  $6<sup>th</sup>$ , and 8th order harmonics) are recommended [18]. The PR controller is 2<sup>nd</sup> order, meaning that DSP implementation may be difficult when many parallel-connected PR controllers are required. PI control in the line-frequency reference frame [19] has a limited gain, especially at the dominating  $2<sup>nd</sup>$ harmonic. A repetitive-plus-PI control strategy, where the repetitive compensator is added to track the error and eliminate multiple harmonics, was therefore presented [20]. Another PI controller for 3-phase MMC, based on the double line-frequency, negative-sequence rotational coordinate frame, has also been presented [21].

 In selecting the circulating current control method for an LV MMC application, simplicity, feasibility and effectiveness are the main concerns. Additionally, because the 2nd harmonics dominate the circulating current, two methods based on double line-frequency, namely PR control and PI with orthogonal imaginary axis control, were selected for comparison using simulations and experiments. Other effective control methods, such as repetitive-plus-PI control and multi-frequency PR control, are not considered for this LV application because of their increased complexity, and controllers such as the PI controller based on the negativesequence rotational coordinate frame are not selected because they are not suitable for single-phase operation [17–21]. Among the selected controllers, the PR controller is a commonly used method based on previously reported research [17, 18]. The single-phase double line-frequency PI controller proposed in this paper is a novel modified control method based on [21]. The novelty is that while [21] uses dq transformation for 3-phase, this paper introduces an orthogonal imaginary axis to generate a rotating frame for single-phase MMC. The differences between the proposed PI control method and [19, 20] are that the reference frame rotating at double the line frequency enables the novel PI controller proposed here to achieve zero steady-state error at 100 Hz, whilst [19] constantly has this steady-state error and [20] adopted a repetitive compensator to track this error.

To investigate the suitability of single-phase MMC for LVDC distribution networks applications, detailed parameter sizing is presented in this paper. The contribution regarding capacitor sizing is the derivation of an equation for the zerocrossing points and energy deviation for single phase MMC. In contrast to HV MMC applications, an output filter is required for LV MMC. Another contribution is therefore the output filter sizing equations for single-phase LV MMC.

Whist efficiency is a significant benefit offered by MMC in LVDC applications, this is not explored in this paper since it has been examined fully in previous publications [7, 8]. Dynamic current sharing between the four parallel-connected devices has little impact because of the relatively low switching frequency of each device [8]. Therefore, parallelconnection will not be further considered in this paper.

This paper is organised as follows. Section III presents the parameter sizing of MMC and the output filter design. To suppress the  $2<sup>nd</sup>$  order harmonics in the circulating current, both PR, and PI with orthogonal imaginary axis controllers are designed in Section IV. Output voltage regulation is also introduced to maintain waveform quality of output voltage. Experimental results for 5-level MMC are presented in Section V.

#### III. MOSFET MMC DESIGN

Since the application of MMC in LV is different in HV and the circulating current property is different for single-phase than for 3-phase, a comprehensive analysis is carried out in this section.

A 2-phase-leg MMC topology and the average model of a single-phase MMC are presented in Fig. 3 and Fig. 4 respectively [22, 23]. Each SM contains two MOSFETs and one capacitor which acts as an energy storage component that may be inserted in the series path or bypassed according to the switching state of the MOSFETs [24]. Additionally, to simplify the sizing procedure, the following assumptions are made:

- 1) The current suppression control eliminates all harmonics and the remaining circulating current  $(i_{diff})$  only has a DC component *Idc*.
- 2) All capacitors and all switches are identical.
- 3) SM capacitor voltages are instantaneously balanced.

In Fig. 4, output voltage *Vao* and current *iao* are assumed sinusoidal with lagging phase angle *φ*, and are given by (1) and (2), where *M* is the modulation index.

$$
V_{ao} = M \cdot \sin \omega t \cdot \frac{v_{dc}}{2} \tag{1}
$$

$$
i_{ao} = I_{ao} \sin(\omega t - \varphi) \tag{2}
$$

According to [21] and assumption 1, the upper and lower arm currents *iau* and *ial* can be expressed as (3) and (4), where  $I_{dc}$  is the DC component of  $i_{diff}$  in one phase leg.

$$
i_{au} = i_{diff} + \frac{i_{ao}}{2} = I_{dc} + \frac{i_{ao}}{2}
$$
 (3)

$$
i_{al} = i_{diff} - \frac{i_{ao}}{2} = I_{dc} - \frac{i_{ao}}{2}
$$
 (4)

The use of multilevel modulation allows the generation of low-distortion output voltage without the need for a bulky output harmonic filter or high switching frequency [25]. In this section, the output waveform quality will be analysed and the output filter designed.



Fig. 3. 2-phase-leg n-level MMC.



Fig. 4. Average model of a single-phase MMC.

#### *A. Submodule Capacitor Sizing*

The MMC relies on charged SM capacitors to build up the output AC voltage. The capacitances should be minimised, whilst maintaining voltage fluctuation within  $\pm 10\%$  of the nominal value [26]. In this section, the capacitor value is obtained based on its maximum energy deviation. The symbols used in the analysis are defined as follows:

- $\bullet$   $V_C$  is the average submodule capacitor voltage.
- $V_{C\ nom}$  is the nominal SM capacitor voltage.
- *ΔVmax* is the maximum voltage difference in p.u.

Level-shifted SPWM modulation, specifically phase opposition disposition (POD), is exploited to generate a sinusoidal output waveform. The cumulative upper and lower arm voltages,  $V_{au}$  and  $V_{al}$ , can be expressed as (5) and (6) respectively, in which  $m_u$  and  $m_l$  describe the switching actions in the upper and lower arms respectively.

$$
V_{au} = m_u \cdot V_{dc} = \left(\frac{1}{2} - \frac{1}{2}M \cdot \sin \omega t\right) \cdot V_{dc}
$$
 (5)

$$
V_{al} = m_l \cdot V_{dc} = \left(\frac{1}{2} + \frac{1}{2}M \cdot \sin \omega t\right) \cdot V_{dc}
$$
 (6)

The average energy stored in one arm, *Earm*, and peak-topeak energy deviation, *∆Earm*, are given by (7) and (8).

$$
E_{arm} = \frac{n}{2} \cdot C_{sub} \cdot V_c^2 \tag{7}
$$

$$
\Delta E_{arm} = \frac{n}{2} \cdot C_{sub} \cdot \left[ V_{C_{nom}} (1 + \Delta V_{max}) \right]^2
$$
  

$$
- \frac{n}{2} \cdot C_{sub} \cdot \left[ V_{C\_nom} (1 - \Delta V_{max}) \right]^2
$$
 (8)

The minimal SM capacitance, *Csub*, can be derived as (9).

$$
C_{sub} = \frac{\Delta E_{arm}}{2n \cdot V_{C\_nom}^2 \cdot \Delta V_{max}} = \frac{n \cdot \Delta E_{arm}}{2V_{dc}^2 \cdot \Delta V_{max}} \tag{9}
$$

Apparent power, |*S|*, is given by (10), and by combining it with (3) and (5), the instantaneous power flow into the upper arm can be derived by (11), in which *P* is real power to the MMC and cos*φ* is the power factor.

$$
|\bar{S}| = \frac{P}{\cos \varphi} = \frac{V_{dc} \cdot 2I_{dc}}{\cos \varphi} \tag{10}
$$

$$
p_{arm-up}(t) = V_{a1}(t) \cdot i_{au}(t)
$$
  
=  $|\bar{S}| \frac{1}{4M} (1 - M \sin \omega t) \cdot [M \cos \varphi + 2 \sin(\omega t - \varphi)]$  (11)

Energy stored in one arm can be obtained by integrating power with respect to time. By integrating  $P_{arm-up}(t)$  between *t1* and *t2*, where *t1* and *t2* are the zero crossing points of *P<sub>arm up*</sub> (Fig. 5), the peak-to-peak energy variation can be calculated (Fig. 6). The symbolic solution for *ΔEarm* is given by (14). The symbolic equations are the contributions of this paper.

$$
t1 = \frac{1}{\omega} [\varphi - \sin^{-1}(0.5M \cos \varphi)]
$$
 (12)

$$
t2 = \frac{1}{\omega} [\pi + \varphi + \sin^{-1}(0.5M\cos\varphi)]
$$
 (13)

$$
\Delta E_{arm} = \int_{t1}^{t2} P_{arm-up}(t) dt \n= \frac{|\bar{S}|}{\omega} \cdot \frac{1}{M} \left( 1 - \frac{1}{4} M^2 \cos^2 \varphi \right)^{1.5}
$$
\n(14)



The maximum *ΔEarm* occurs when *cosφ*=0, i.e. zero real power, and is given by (15). Additionally, a lower value of *M*  would lead to a higher energy deviation.

$$
\Delta E_{arm-max} = \frac{|\bar{S}|}{\omega} \cdot \frac{1}{M} \tag{15}
$$

Therefore, the minimum cell capacitance required for the single-phase MMC is given by (16).

$$
C_{sub} = \frac{n |\bar{S}|}{2\omega M V_{dc}^2 \Delta V_{max}} \tag{16}
$$

According to (16), the required capacitance for a 5-level 2 phase-leg 10 kW 600  $V_{dc}$  / 240  $V_{ac}$  MMC is 3.18 mF. The Matlab simulation of Fig. 7 shows that SM capacitor voltages in one phase leg are well balanced and that the voltage ripple is  $\pm$ 7.5%, which is within the  $\pm$ 10% distortion limit.

#### *B. Arm Inductor Sizing*

In MMC, the function of the arm inductors (*Larm*) is to limit the circulating current which results from the voltage difference  $u_{diff}$  between the DC side voltage and the voltage in one phase-leg. In some applications, such as HVDC system,

arm inductors are also a key to limiting the DC fault current [27]. In this study, the main consideration is the circulating current constraint.



Fig. 7. Capacitor voltages for a 4 SM per arm 5-level 2-phase-leg MMC with 3.3 mF SM capacitance.

Voltage difference  $u_{diff}$  can be given by (17) [28]. Its maximum value can subsequently be derived as (18).

$$
u_{diff} = \frac{v_{dc} - (v_{au} + v_{al})}{2} = \frac{n}{8c_{sub}} \left\{ -\frac{3}{4\omega} M \cdot I_{ao} \cdot \sin(2\omega t - \varphi) + \frac{1}{\omega} M^2 I_{ac} \cdot \sin(2\omega t) \right\}
$$
  
= 
$$
\frac{n I_{dc}}{8\omega c_{sub}} \cdot \sqrt{(M^2 - 3)^2 + 9 \tan^2 \varphi} \cdot \sin(2\omega t - \theta)
$$
 (17)

where 
$$
\theta = \tan^{-1}(\frac{3\tan\varphi}{M^2 - 3})
$$
.  
\n
$$
u_{diff\_max} = \frac{n^r I_{dc}}{8\omega C_{sub}} \cdot \sqrt{(M^2 - 3)^2 + 9\tan^2\varphi}
$$
 (18)

The peak-to-peak value of the circulating current at the switching frequency can be given by (19).

$$
I_{pp} = \frac{u_{diff}}{L_{arm}} \cdot \Delta T \tag{19}
$$

Since the largest  $\Delta T$  would be  $T_S$ , the largest  $I_{pp}$  can be expressed as (20).

$$
I_{pp\_max} = \frac{u_{diff\_max}}{L_{arm}} \cdot T_S
$$
  
= 
$$
\frac{n!_{dc}T_S}{8\omega L_{arm}C_{sub}} \cdot \sqrt{(M^2 - 3)^2 + 9\tan^2\varphi}
$$
 (20)

*Ipp\_max* is limited into 5% of DC side current *Id* in this study.

$$
I_{pp\_max} = 0.05I_d = 0.1I_{dc}
$$
\n(21)

Given this, the required *Larm* should be at least

$$
L_{arm} = \frac{5n}{4\omega c_{subfs}} \cdot \sqrt{(M^2 - 3)^2 + 9 \tan^2 \varphi}
$$
 (22)

By applying  $(22)$ ,  $L_{arm} = 1.5$  mH is required for the 10 kW 2-phase-leg 5-level MMC with 600  $V_{dc}$  and 240  $V_{ac}$ . The Matlab simulation results for arm currents and DC input current are presented in Fig. 8, which shows that the DC current ripple is 4.7% and meets the current limitation.



Fig. 8. Simulation results of arm currents and circulating current in a 2 phase-leg 5-level MMC (*Vdc*=600 V, *Vout*=240 V, 10 kW, *Larm*=1.5 mH).

#### *C. Output Filter Design*

In established HV MMC applications, large numbers of SMs are required to support the DC voltage. This large SM number permits use of low switching frequency 'staircase' modulation with minimal distortion and no filter requirement. However, the LV MMC investigated in this paper uses relatively few SMs, necessitating the use of PWM rather than the common low-frequency modulation. Therefore, the filter design is specialised for MMC in LVDC.

As shown in Table 1, for a 10 kW 600  $V_{dc}$  / 240  $V_{ac}$ 10 kHz MMC with level-shifted SPWM modulation, a small output filter is required when fewer than 13 levels are used, in order to meet the 5% distortion limit.

Table 1 THD analysis of output voltage and current for MMC with different numbers of levels, (10 kW, 10 kHz, 600 V<sub>dc</sub> / 240 V<sub>ac</sub>, 0.95 power factor, level-shifted SPWM modulation)

| <b>MMC</b> Levels | <b>Output Current THD</b> | <b>Output Voltage THD</b> |
|-------------------|---------------------------|---------------------------|
| 5-level           | $0.48\%$                  | 16.05%                    |
| 7-level           | $0.65\%$                  | 10.39%                    |
| 9-level           | $0.59\%$                  | 7.72%                     |
| 11-level          | $0.59\%$                  | 5.78%                     |
| 13-level          | 0.45%                     | 4.47%                     |

A large filter inductance *L* would increase converter volume and cost significantly, whilst a large capacitance *C* would draw large current from the converter, increasing switching device stresses. Selecting *L* and *C* therefore requires a design trade-off.

The gain of a passive LC filter at cut-off frequency  $\omega_n$  is infinite, whilst a parallel damped filter has a significantly damped gain at *ωn*. This allows a higher bandwidth and better noise suppression for the feedback control. Fig. 9 presents the equivalent circuit of an MMC with a parallel damped filter. The upper and lower arm inductances *Larm* in one phase can be regarded as connected in parallel, and to serve as part of the output filter. The series-connected resistor  $R_f$  and capacitor  $C_f$  are connected in parallel with capacitor  $C_f$ . The purpose of resistor  $R_f$  is to reduce the output peak impedance of the filter at the cut-off frequency. Capacitor  $C_f$  blocks the low frequency component of the input voltage and reduces power dissipation in the filter resistance [29].



Fig. 9. Equivalent circuit of 2-phase-leg MMC with parallel damped filter.

The transfer function and cut-off frequency for the parallel damped filter are given by (23) and (24) respectively.

$$
G_{filter} = \frac{c_2 R s + 1}{c_1 c_2 L R s^2 + (c_1 + c_2) L s^2 + c_2 R s + 1}
$$
(23)  

$$
\omega_n = \frac{1}{\sqrt{LC}}
$$
(24)

For low-voltage MMC, only a capacitor is needed to complete the output filter. For example, the output voltage THD for a 10 kHz, 5-level MMC (with parameters listed in Table 2) is 16.05% without an output filter. The FFT analysis shown in Fig. 10(a) indicates the high distortion appears as sidebands centered around multiples of the switching frequency. Therefore, the cutoff frequency of the filter needs to be lower than the switching frequency. The impedance of capacitor  $C_f$ <sub>2</sub> should be lower than  $R_f$  at the resonant frequency, while its capacitance should be higher than *Cf1* so that the cutoff frequency of the main filter will not be affected [29].

The FFT analysis shown in Fig. 10(a) suggests a 20 kHz harmonic dominates. By setting the cut-off frequency equal to 10% of 20 kHz and applying (24), a parallel damped filter with  $C_f$ =200 nF can be selected. The optimum damping resistance  $R_f$  and capacitance value  $C_{f2}$  are given by (25) and (26) [29], which results in  $C_{12}$ =800 nF and  $R_{\text{F}}$ =86.6  $\Omega$ .

$$
R_f = \sqrt{\frac{L_{arm}}{c_{f1}}} \tag{25}
$$

$$
C_{f2} = 4C_{f1} \tag{26}
$$

The output spectrum shown in Fig. 10(b) indicates that the filter can meet the 5% distortion target.

Table 2 Circuit parameters for 2-phase-leg 5-level MMC

| Input Voltage       | 600 V            | Output Voltage      | 240 V                  |
|---------------------|------------------|---------------------|------------------------|
| Modulation Index    | 0.57             | Output Current      | 43.86 A <sub>rms</sub> |
| Arm Inductance      | $1.5 \text{ mH}$ | SM Capacitance      | $3.3 \text{ mF}$       |
| Power Factor        | 0.95             | $I_{dc}$            | 16.67 A                |
| Real Power          | $10 \text{ kW}$  | Load $R_L$          | 5.19 $\Omega$          |
| Switching Frequency | $10$ kHz         | Load L <sub>L</sub> | 5.46 mH                |



(a) without output filter (b) with parallel damped filter Fig. 10. FFT analysis of 5-level 2-phase-leg MMC output line voltage.

#### IV. MOSFET MMC CONTROL STRATEGIES

The difference between the DC-link voltage and the sum of the arm voltages leads to a circulating current, which increases converter power loss. For single-phase converters, the circulating current is a serious issue as the  $2<sup>nd</sup>$  harmonic from each arm sums at the DC side. For LVDC networks with significant single-phase loading, this 2<sup>nd</sup> harmonic may result in larger cable loss or even network malfunction. Conventional converters address this issue by the use of passive input filters with associated losses and the risk of system resonance. The internal capacitance of the LV MMC structure permits active elimination of these harmonics resulting in a near DC input current. In this section, both the basic conventional PR control, and double-line frequency PI control with orthogonal imaginary axis, are designed and compared. Voltage regulation is also introduced to maintain output voltage during changing load conditions.

#### *A. Current Suppression Control*

 $i_{cl}$ 

### *1) Generation of 2nd Harmonic Current*

Based on the average model shown in Fig. 4, the capacitor current in each SM can be given by the product of switching action and arm currents *iau* and *ial*, as shown in (27) and (28).  $i_{cu}(t) = i_{au} \cdot m$ 

$$
= (I_{dc} + \frac{I_{ao}}{2} \sin(\omega t - \varphi)) \cdot \left(\frac{1}{2} - \frac{1}{2}M \cdot \sin \omega t\right)
$$
 (27)

$$
\begin{aligned} (t) &= i_{al} \cdot m_l \\ &= \left( I_{ac} - \frac{I_{ao}}{2} \sin(\omega t - \varphi) \right) \cdot \left( \frac{1}{2} + \frac{1}{2} M \cdot \sin \omega t \right) \end{aligned} \tag{28}
$$

Equation (29) is derived from (27), which shows that *icu* can be expanded to DC, fundamental and 2nd harmonics of the grid frequency. In steady state, the DC component of capacitor current should be zero. Therefore, the average upper arm capacitor current can be expressed as the sum of fundamental-frequency and 2nd harmonic components as shown in (30).

$$
i_{cu}(t) = \frac{1}{2} \Big( I_{dc} - \frac{M}{4} I_{ao} \cos \varphi \Big) - \Big[ \frac{M}{2} I_{dc} \cdot \sin \omega t - \frac{1}{4} I_{ao} \sin(\omega t - \varphi) \Big] + \frac{M}{8} I_{ao} \cos(2\omega t + \varphi)
$$
\n(29)

$$
i_{cu}(t) = -i_c^{(1)}(t) + i_c^{(2)}(t)
$$
\n(30)

where 
$$
i_c^{(1)}(t) = \frac{M}{2}I_{dc} \cdot \sin \omega t - \frac{1}{4}I_{ao} \sin(\omega t + \varphi)
$$
,  
and  $i_c^{(2)}(t) = \frac{M}{8}I_{ao} \cos(2\omega t + \varphi)$ .

Similarly, lower arm capacitor current is given by (31).

$$
i_{cl} = i_c^{(1)}(t) + i_c^{(2)}(t)
$$
\n(31)

The *nth* harmonic of capacitor ripple voltage is the product of the corresponding capacitor reactance at *nω* and the *nth* harmonic of capacitor current. As shown in (32),  $\Delta u_c^{(n)}(t)$ denotes the  $n<sup>th</sup>$  harmonic of capacitor voltage and can be represented by  $V_n \sin n\omega t$ .

$$
\Delta u_C^{(n)}(t) = \frac{i_c^{(n)}(t)}{jn\omega c} \to V_n \sin n\omega t
$$
 (32)

Hence, the total capacitor ripple voltage at fundamental and 2nd harmonic frequencies for upper and lower cells can be represented as  $\Delta V_{cu}$  and  $\Delta V_{cl}$  respectively.

$$
\Delta V_{cu} = -V_1 \sin \omega t + V_2 \sin 2\omega t \tag{33}
$$

$$
\Delta V_{cl} = V_1 \sin \omega t + V_2 \sin 2\omega t \tag{34}
$$

Therefore, the ripple voltage across the SM terminals is:

$$
\Delta V_{au} = m_u \cdot \Delta V_{cu} =
$$
  
\n
$$
(\frac{1}{2} - \frac{M}{2} \cdot \sin \omega t) \cdot (-V_1 \sin \omega t + V_2 \sin 2\omega t)
$$
 (35)

$$
\Delta V_{al} = m_l \cdot \Delta V_{cl} =
$$
  
\n
$$
(\frac{1}{2} + \frac{M}{2} \cdot \sin \omega t) \cdot (V_1 \sin \omega t + V_2 \sin 2\omega t)
$$
 (36)

Ripple voltage across the phase is given by (37).

$$
\Delta V_a = \Delta V_{au} + \Delta V_{al} =
$$
  
 
$$
2 \cdot (\frac{M}{2} \cdot \sin \omega t \cdot V_1 \sin \omega t + \frac{1}{2} V_2 \sin 2\omega t)
$$
 (37)

This means that DC phase leg ripple voltage contains only a 2nd harmonic component, which will produce a 2nd harmonic circulating current ripple.

$$
i_{diff-ac} = I_{diff} \sin(2\omega t + \theta)
$$
 (38)

In a 3-phase application, assuming a balanced load, the DC-side ripple current is given by (39), which indicates that the current in the DC side will not have a 2nd harmonic component.

$$
\Delta I_{dc-3ph} = i_{diff_a-ac} + i_{diff_b-ac} + i_{diff_c-ac}
$$
  
=  $I_{diff_a} \sin(2\omega t + \theta) + I_{diff_b} \sin(2(\omega t + 120^\circ) + \theta)$   
+  $I_{diff_c} \sin(2(\omega t + 240^\circ) + \theta)$  (39)  
=  $I_{diff_a} [\sin(2\omega t + \theta) + \sin(2\omega t + \theta + 240^\circ) + \sin(2\omega t + \theta + 120^\circ)] = 0$ 

For a 2-phase-leg inverter, however, instead of cancelling each other, the 2<sup>nd</sup> harmonic components will be doubled in the DC-side current, as shown in (40).

 $\Delta I_{dc}=\Delta i_{diff_{a}}+\Delta i_{diff_{b}}$  $= I_{diff_a} \sin(2\omega t + \theta) + I_{diff_b} \sin(2(\omega t + 180^\circ) + \theta)$  (40)  $= 2I_{diff} \sin(2\omega t + \theta)$ 

The DC-side current harmonics will increase transmission power losses and could potentially lead to DC network malfunction. The current circulating between phases will increase the semiconductor power losses, which may reduce efficiency and lead to overrating of devices. An input filter is often required for a conventional 2-level converter (Fig. 2), which stops the 2<sup>nd</sup> harmonic energy from being transmitted to the DC side. In contrast, MMCs feature distributed SM capacitance, where circulating current suppression control can be used to compensate the common-mode voltage by inserting and bypassing the required number of SMs.

#### *2) Rationale for Current Suppression Control*

Assumption 1 in Section III is not applicable since there are even harmonic components in the circulating current  $i_{diff}$ [28, 30]. Therefore, upper and lower arm currents are rewritten as  $(41)$  and  $(42)$ , and  $i_{diff}$  can be derived as  $(43)$ .

$$
i_{au} = i_{diff} + \frac{i_{ao}}{2} \tag{41}
$$

$$
i_{al} = i_{diff} - \frac{i_{ao}}{2} \tag{42}
$$

$$
i_{diff} = \frac{i_{au} + i_{al}}{2} \tag{43}
$$

 $i_{diff}$  is generated by the voltage difference between  $V_{dc}$  and phase voltage. Before designing the current suppression controller, it is important to derive this voltage difference. According to Fig. 4, (44) and (45) can be obtained according to Kirchhoff's voltage law, where *R* represents the parasitic ohmic losses. The output voltage *vao* can be derived as the difference of (44) and (45), as presented in (46).

$$
\frac{v_{dc}}{2} - v_{au} - Ri_{au} - L_{arm} \frac{di_{au}}{dt} - v_{ao} = 0 \tag{44}
$$

$$
\frac{\bar{v_{dc}}}{2} + v_{ao} - Ri_{al} - L_{arm} \frac{di_{al}^{2}}{dt} - v_{al} = 0
$$
 (45)

$$
v_{ao} = \frac{-v_{au} + v_{al}}{2} + \frac{1}{2} Ri_{ao} + \frac{L_{arm}}{2} \frac{di_{ao}}{dt}
$$
 (46)

Equation (47) defines *ea* as the differential mode component of the arm voltages, and illustrates that *ea* controls the output current *iao* directly, i.e. controls the output power.

$$
e_a = \frac{-v_{au} + v_{al}}{2} \tag{47}
$$

By adding  $(44)$  and  $(45)$ , and combining with  $(43)$ ,  $(48)$ can be derived.

$$
V_{dc} - (v_{au} + v_{al}) = 2Ri_{diff} + 2L_{arm} \frac{di_{diff}}{dt}
$$
 (48)

As given by  $(49)$ ,  $u_{diff}$  denotes half of the voltage difference between the DC-side voltage and the sum of the upper and lower arm voltages. It shows that common-mode arm voltage  $u_{diff}$  gives rise to the circulating current (Fig. 11), which indicates that the control of  $i_{diff}$  can be realised by regulating  $u_{diff}$  [18]. The current control block diagram is shown in Fig. 12.



Fig. 11. Equivalent circuit of circulating current.

Fig. 12. Current suppression control block diagram ( $i_{diff}$  is the feedback signal and  $i_{diff}$ <sup>\*</sup> is the reference).

$$
u_{diff} = \frac{V_{dc} - (v_{au} + v_{al})}{2} = Ri_{diff} + L_{arm} \frac{di_{diff}}{dt}
$$
 (49)

By substituting (47) into (49), the references for the upper and lower arm voltages are given by (50) and (51) [21].

$$
v_{au}^* = \frac{v_{dc}}{2} - e_a - u_{diff} \tag{50}
$$

$$
v_{al}^* = \frac{v_{dc}}{2} + e_a - u_{diff} \tag{51}
$$

*ea* is generated by the main PWM controller to control the output voltage and power.  $u_{diff}$  is the voltage difference generated by the current suppression controller to suppress the circulating current.

#### *3) Current Suppression Controllers*

#### *PR Control*

The standard proportional integral (PI) controller functions adequately for DC quantities. For single-phase AC, however, a PI controller introduces a residual constant error [31]. In contrast, a PR controller can achieve zero steady-state error at a certain operating frequency [32] due to its infinite gain, as shown in the Bode plot in Fig. 13. Additionally, the PR controller has a very narrow bandwidth, which ensures the controller only affects circulating current at a certain frequency. A PR controller is designed at 100 Hz to eliminate the 2nd harmonic circulating current.

The transfer function of the PR controller is given by (52).

$$
G_{PR}(s) = K_P + \frac{K_T s}{s^2 + \omega_n^2}
$$
 (52)

where  $K_P$  and  $K_r$  are the proportional and resonant gains respectively, and  $\omega_n$  is the resonant frequency.



Fig. 13. Bode plot of PR controller at 100 Hz resonant frequency.

As shown in Fig. 14, half the sum of the arm currents is the circulating current  $i_{diff}$ . Then the high pass filter (5 Hz cutoff frequency) filters out the DC component leaving only harmonics ( $i_{diff\ ac}$ ), among which the 2<sup>nd</sup> harmonic dominates. The 2<sup>nd</sup> order harmonic current reference  $(i^*_{\textit{diff ac}})$  is set to zero and compared with  $i_{diff \ ac}$ . Their difference is fed into a PR controller, which generates an infinite gain and achieves zero-steady state error at 100 Hz. The output  $u_{diff}$  is then subtracted from the arm voltage modulation references in (50) and (51) in order to compensate the voltage variations of the submodule capacitors.

$$
\begin{array}{c}\n i_{\text{diff\_ac}} = 0 \\
i_{\text{diff\_ac}} \\
i_{\text{diff}} \\
i_{\text{diff}}\n\end{array}
$$
\nHigh Pass Filter

\n
$$
+ \bigvee_{i_{\text{diff\_ac}}} + \bigvee_{K_p + K_p s} K_p + K_p s
$$
\n
$$
+ \bigvee_{i_{\text{diff\_ac}}} + \bigvee_{K_p + K_p s} K_p + K_p s
$$

Fig. 14. PR control block for circulating current suppression.

Simulation results for a 10 kW 5-level 2-phase-leg Si MOSFET MMC are shown in Fig. 15. The figure shows that with the PR controller, the 2<sup>nd</sup> harmonic in the circulating current is almost eliminated and the arm currents are composed of a 50 Hz sine wave with a DC offset. With 1.5 mH arm inductance, the input DC current ripple is 4.2% which is within the 5% current distortion limit.



Fig. 15. Simulation results for arm currents and circulating current in a 5 level 2-phase-leg Si MOSFET MMC, without and with PR current control. (*Vdc*=600 V, *Vout*=240 V, 10 kW, *Larm*=1.5 mH).

# *PI Control with Orthogonal Imaginary Axis*

DQ transformation is commonly used in three-phase systems, where AC signals are transformed to a two-axis, stationary  $(\alpha\beta)$  frame, then into a rotating  $(dq)$  reference frame where the signals are converted to DC quantities. Thereby, a PI controller can be adopted to achieve zero steady-state error. However, for a single-phase system, in order to apply dq transformation and achieve zero steadystate error, a fictitious phase must be created to generate an orthogonal plane [33]. There are many ways to generate the virtual axis from a single-phase signal, such as shifting the AC signal by 90° [34], or applying a first-order, all-pass filter phase shifter [35], or a second-order generalised integrator [36].

In this study, the orthogonal axis is generated by delaying the real signal by 90 $^{\circ}$  (Fig. 16 (a)). The real current is  $i_{diff}$ after the high-pass filter, in which the  $2<sup>nd</sup>$  harmonic dominates. The stationary αβ coordinate can be transformed to the dq coordinate system rotating at 100 Hz through the Park Transformation (53).



(a) Two phase stationary  $(\alpha\beta)$  frame (b) Two phase rotary (dq) frame Fig. 16. Reference frames for Park Transformation:  $T_0$  is the fundamental time period and the real current is the 2<sup>nd</sup> harmonic component.

As shown in the control block diagram of Fig. 17, two DC quantities, *id* and *iq*, are generated after the Park Transformation. Reference signals  $i^*$  and  $i^*$  are set to zero to eliminate the input harmonic signal. A PI controller is then applied to ensure a zero steady-state error. Although  $i_q$  is imaginary and does not exist practically, the PI control action has been realised in the dq reference frame. The compensation, however, is only applied to the real signal, i.e. only  $u_{diff}$  will be used for (50) and (51).

$$
\begin{bmatrix} i_d \\ i_q \end{bmatrix} = \begin{bmatrix} \cos \omega t & \sin \omega t \\ -\sin \omega t & \cos \omega t \end{bmatrix} \cdot \begin{bmatrix} i_\alpha \\ i_\beta \end{bmatrix}
$$
(53)

where  $\omega t = 2(2\pi/T_0)t$  in this application.

Fig. 17. PI current suppression control block diagram with imaginary orthogonal axis.

Simulation results for a 10 kW 5-level 2-phase-leg Si MOSFET MMC are shown in Fig. 18. With a PI controller, the 2nd harmonic in the circulating current is almost eliminated. Similar to the PR controller, PI controlled input DC current ripple is 4.2%.

#### *B. Output Voltage Regulation*

The voltage regulation is designed to stabilise the output voltage for varying load conditions. When the load current changes, the voltage drop across the arm inductors and filter will change, which gives rise to an error between the output voltage  $v_0$  and the output voltage reference  $v^*$  (Fig. 19). For single-phase AC, a PR controller with 50 Hz resonant

frequency is adopted because it can provide zero steady-state error [29]. Parameters for the overall control schematic blocks shown in Fig. 19 are listed in Table 3.



Fig. 18. Simulation results for arm currents and circulating current in a 5 level 2-phase-leg Si MOSFET MMC, without and with PI current control. (*Vdc*=600 V, *Vout*=240 V, 1.5 kW, *Larm*=1.5 mH).

The PR controller generates the 50 Hz fundamental control signal for the MMC. For example, (54) shows the relationship of inverter output *vinv* and DC-side voltage in a single-phase-leg MMC, where  $M$  and  $\Theta$  are generated by the PR controller according to the arm inductance, filter impedance and the error between  $v_0$  and  $v^*$ . To simplify the mathematics, the filter is assumed to be a passive LC filter.

$$
V_{inv} = M_{Vsin} \cdot V_{dc} = M \sin(\omega t + \theta) V_{dc}
$$
 (54)



Fig. 19. Overall control schematic blocks of MMC.

Table 3 Parameters for the MMC overall control schematic

| $v_o$         | Output load voltage                                            |
|---------------|----------------------------------------------------------------|
| $v^*$         | Output voltage reference                                       |
| $v_{iw}$      | Inverter output                                                |
| $Z_L$         | Load impedance                                                 |
| $M_{Vsin}$    | Output modulation signal of voltage controller                 |
| $M(V_{au})$   | Upper arm modulation signal                                    |
| $M(V_{al})$   | Lower arm modulation signal                                    |
| $M(u_{diff})$ | Compensating signal of circulating current suppression control |

Based on Fig. 19, the impedance of  $C_f$  in parallel with  $Z_L$  is expressed by (55). The inductance is the sum of half the arm inductance  $(L_{arm}/2)$  and the filter inductance. Hence  $v_o$  and  $v_{inv}$ are related according to (56), where  $\gamma$  is the angle difference between *vo* and *vinv*.

$$
Z_o = C_f / / Z_L = \frac{Z_L}{1 + j\omega c_f Z_L}
$$
 (55)

$$
v_o = \frac{z_o}{j\omega\left(\frac{L_{arm}}{2} + L_f\right) + z_o} \cdot v_{inv} = |Z|e^{i\gamma}v_{inv} \tag{56}
$$

Equation (57) is derived by substituting (54) into (56). *M* and  $\theta$  are calculated by evaluating the amplitude and phase angle of (57), as shown in (58) and (59) respectively.

$$
\hat{V}_o \sin \omega t = |Z| \cdot M \cdot \sin(\omega t + \theta + \gamma) \cdot V_{dc} \tag{57}
$$
\n
$$
M = \frac{V_o}{|U|V} \tag{58}
$$

$$
A = \frac{v_o}{|z| \cdot v_{dc}}\tag{58}
$$

$$
\theta = -\gamma = \tan^{-1} \frac{\omega R_L(\frac{\omega a r m}{2} + L_f)}{F |\mathbf{Z}_L|^2 + \omega X_L(\frac{L_a r m}{2} + L_f)}
$$
(59)

where  $\hat{V}_o$  is the peak output voltage, and  $Z_L = R_L + jX_L$  is the load impedance.

*F* is a factor relating the arm inductance and filter parameters, and *Z* refers to the impedance proportion that defines the voltage sharing, as shown in (60) and (61).

$$
F = 1 - \omega^2 C_f \left( \frac{L_{arm}}{2} + L_f \right)
$$
 (60)

$$
Z = \frac{F \cdot |Z_L|^2 + \omega X_L \left(\frac{L_1 m}{2} + L_f\right) - j \omega R_L \left(\frac{L_2 m}{2} + L_f\right)}{F^2 \cdot |Z_L|^2 + 2 \omega X_L \left(\frac{L_2 m}{2} + L_f\right) \cdot F + \omega^2 \left(\frac{L_1 m}{2} + L_f\right)^2}
$$
(61)

The PR controller is able to generate  $M$  and  $\Theta$ automatically to compensate the output voltage error. Fig. 20 shows the simulation results for a 5-level MMC, where the output power changes from 500 W to 10 kW at *t*=0.2 s.



Fig. 20. Voltage and currents waveforms for a 10 kW two-phase-leg 5 level MMC when the load is increased at *t*=0.2 s.

The results indicate that the output voltage  $v_0$  can be stabilised during the transition from almost no load to the full-load condition. Arm currents and output current undergo a sudden increase at *t*=0.2 s, and the arm currents are stable and free from 2nd harmonic distortion. The FFT analysis shows that the total harmonic distortion (THD) of the output voltage and current are 3.98% and 0.46% respectively, thus indicating very high quality output power.

#### V. EXPERIMENTAL RESULTS AND ANALYSIS

A MOSFET-based single-phase-leg 5-level MMC test rig was built to verify the two current suppression control methods.

#### *A. Hardware Setup*

The MMC prototype consists of 4 SMs in one arm, a TI F28335 digital signal processor (DSP) and voltage and current transducers, as shown in Fig. 21. The 5-level singlephase-leg MMC circuit diagram is shown in Fig. 22 and its signal process is shown in Fig. 23. Eight SM capacitor voltage signals and two currents signals are detected by the voltage and current transducers. The ten feedback signals from the transducers are sent to the interface circuits, which provide isolation. The DSP implements current suppression control with a 10 kHz overall switching frequency. Eight PWM signals are generated to control the SMs, with complimentary circuit boards to create complimentary signals from these eight signals with a 2 µs dead-time for each power MOSFETs.



Fig. 21. Single-phase-leg 5-level MMC prototype.



Fig. 22. Test rig topology: 5-level single-phase-leg MMC.



Fig. 23. 5-level single-phase-leg MMC signal process.

#### *B. Experimental Results*

Table 4 lists the experimental parameters for the singlephase-leg 5-level MMC. Two different current suppression control strategies, PR control and PI control with orthogonal imaginary axis, are applied and results are shown in Fig. 24.

Table 4 Experimental parameters for the single-phase-leg 5-level MMC

| Submodule capacitance | $3.3 \text{ mF}$ | Arm inductance     | $1.5 \text{ mH}$  |
|-----------------------|------------------|--------------------|-------------------|
| Snubber capacitance   | $5.6$ nF         | Snubber resistance | $3.3 \Omega$      |
| Switching frequency   | $10$ kHz         | Input DC voltage   | 150 V             |
| Load resistance       | $8.9 \Omega$     | Load inductance    | $12.5 \text{ mH}$ |

The two current suppression controllers were designed assuming perfect balanced SM capacitances. Their simulation results were proved to be equally effective, as shown in Fig. 15 and Fig. 18. However, as shown in Fig. 24, the experimental results for both control methods show the presence of circulating current components that are not predicted by the initial simulation. Compared to the tuned PR second harmonic current controller, the rotating frame PI controller gives a superior level of performance. Fig. 24(a) also shows that with PR control the circulating current contains fundamental and third harmonic components.



Fig. 24. Experimental waveforms for single-phase-leg 5-level MMC (*Vao*: 100 V/div; Currents: 2 A/div).

A number of issues have been identified which can result in degraded performance of the circulating current controller. First of all, in the Matlab simulation, all the submodules are identical. However, in the test rig there is device-to-device deviation of SM capacitance. The standard capacitor tolerance is  $\pm 20\%$  [37]. The *n*<sup>th</sup> harmonic capacitor voltage  $\Delta u c^{(n)}(t)$  in (32) will not be the same for upper and lower arms because of different C values, i.e. the amplitudes of *nth* harmonic capacitor voltages  $V_n$  are different for upper and lower voltages. Therefore, ripple voltage across the phase leg can be rewritten as (62).

$$
\Delta V_a = \Delta V_{au} + \Delta V_{al} = \frac{1}{2} (V_{1l} - V_{1u}) \sin \omega t + \frac{1}{2} \cdot
$$
  
\n
$$
[M(V_{1u} + V_{1l}) \sin^2 \omega t + (V_{2u} + V_{2l}) \sin 2\omega t] + \frac{M}{2} \cdot
$$
 (62)  
\n
$$
(V_{2l} - V_{2u}) \sin \omega t \sin 2\omega t
$$

There are fundamental and  $3<sup>rd</sup>$  harmonic components in the ripple voltage across one phase, which will result in unbalanced arm currents and give rise to odd harmonics in the circulating current.

To further investigate the effects of capacitance variation, a worst-case capacitance deviation between upper and lower arms, i.e. -20% less capacitance in the upper arm and +20% more capacitance in the lower arm, was assumed.



Fig. 25 Simulated arm and circulating currents with mismatched capacitance under PI and PR control.



Fig. 26 FFT analysis of circulating current with mismatched capacitance under PI and PR control.

Fig. 25 and Fig. 26 respectively show the resulting simulated arm and circulating current waveforms and their FFT analysis under both PR and PI with orthogonal imaginary axis control schemes. The figures show that the PI with orthogonal imaginary axis controller performs better than the PR controller, having a THD of approximately half of that of the PR scheme.

#### *C. Improved Circulating Current Control Models*

The original PR and PI with orthogonal imaginary axis control options are two variants of narrow bandwidth controllers designed to eliminate the predicted 2<sup>nd</sup> harmonic. This approach allows the 'natural' DC current to flow, controlling AC components to zero. For both control approaches, however, practical results and FFT analysis indicate the presence of other harmonic components in the circulating current resulting from capacitor mismatch. Amongst the techniques that could be employed, the addition of parallel-connected control stages is a simple means of suppressing these additional harmonic components. Additional PI controllers with orthogonal imaginary axes rotating at frequencies chosen to control the harmonic components may be connected in parallel. Similarly, PR controllers with carefully selected resonant frequencies which coincide with and therefore suppress the undesired harmonic current components may also be connected in parallel.

#### (1) Parallel-connected PR controllers

Parallel-connected PR controllers with resonances at the fundamental,  $2<sup>nd</sup>$ ,  $3<sup>rd</sup>$  and  $4<sup>th</sup>$  harmonic frequencies were designed as shown in (63).

$$
G_{PR}(s) = K_P + \sum \frac{K_{rh} s}{s^2 + (h \omega_0)^2}, \quad h = 1, 2, 3, 4 \tag{63}
$$

where  $\omega_0$  denotes the fundamental frequency and *h* is the harmonic order.

#### (2) Parallel-connected PI controllers

In this improved controller, two PI controllers with dq reference frames rotating at 100 Hz and 50 Hz are connected in parallel.

Simulation results for the modified PR and PI control schemes operating under conditions of capacitance mismatch are presented in Fig. 27.

The FFT analysis shown in Table 5 illustrates that the modified controllers can improve the circulating current, with the THD attributed to all of the examined frequency components being significantly reduced in comparison to the original control topologies. In contrast to the simulation results presented in Fig. 26 where the PI control scheme outperformed the PR scheme with regard to THD, the parallel-connected PR controller exhibits superior performance to that of the parallel-connected PI scheme. This may be attributed to the two additional control frequencies introduced by the parallel-connected PR approach.



Fig. 27 Current simulation waveforms under capacitance mismatch with improved controllers

Table 5 THD analysis of circulating current under different control methods

|                          | PR.      | <b>Parallel-</b> | PI        | Parallel-    |
|--------------------------|----------|------------------|-----------|--------------|
|                          |          | connected PR     |           | connected PI |
| <b>Total THD</b>         | 26.33 %  | $1.98\%$         | 10.74%    | 2.24%        |
| Fundamental              | 26.19%   | $0.03\%$         | $10.47\%$ | $0.3\%$      |
| $2nd$ harmonic           | $0.02\%$ | $0.01\%$         | $0.76\%$  | $0.44\%$     |
| 3 <sup>rd</sup> harmonic | $1.69\%$ | $0.02\%$         | $0.61\%$  | $0.23\%$     |
| 4 <sup>th</sup> harmonic | $0.59\%$ | $0.06\%$         | $0.19\%$  | $0.1\%$      |

#### *D. Analysis of Experimental Results*

Comparing the two original control methods, the superior performance of the PI controller can be attributed to two factors. Firstly, the PI controller has a larger bandwidth. For example, after the Park Transformation at 100 Hz, the third harmonic signal is converted into either 50 Hz or 250 Hz. The PI controller still has certain gains at these two frequencies that might help to suppress the harmonics. However, the PR controller has a very narrow bandwidth as presented in Fig. 13, which has no effect on other frequency harmonics. This is verified by the simulation results shown in Fig. 26.

Another reason for the difference between these two controllers is the discretisation method used when implementing the controller in the DSP. Zero-order hold (ZOH) is employed for both controllers. For systems with time delays in feedback loops, the ZOH method leads to an approximate discretisation rather than an exact discretisation [38]. The PR controller is second-order and its implementation requires a relatively high sampling frequency. It is therefore more sensitive to discretisation errors. In contrast, for the first-order PI controller, the ZOH method is able to provide better accuracy [39].

In conclusion, for practical single-phase LV MMC, a PI controller with an orthogonal imaginary axis performs well and is simple to implement. If further improved performance is required, a parallel-connected PR controller with resonances at the fundamental,  $2<sup>nd</sup>$ ,  $3<sup>rd</sup>$  and  $4<sup>th</sup>$  harmonic frequencies, or a parallel-connected PI controller with rotary frames at the fundamental and 2nd harmonic frequencies were proposed and were shown, through simulation studies, to be effective.

#### VI. CONCLUSION

Detailed design of a 5-level Si MOSFET-based MMC for LVDC distribution applications has been presented. General equations for a 2-phase-leg MMC to enable sizing of the SM capacitance and arm inductance were presented based on SM voltage oscillation and DC-side current variation requirements respectively. Simulation results showed that a small output filter is required when an MMC with fewer than 13 levels is used to meet a 5% voltage distortion limit. A parallel damped filter with a 200 nF capacitor was accordingly designed for the 5-level MMC.

The 2nd harmonic component in the circulating current is a severe problem as it doubles in amplitude at the DC-side for 2-phase-leg converters, leading to increased converter and DC cable losses. To suppress 2<sup>nd</sup> harmonic current, double line-frequency PI with orthogonal imaginary axis control was designed and compared with double line-frequency PR control. Simulation results showed that performance of the two controllers was comparable. However, experimental results for a 5-level MMC hardware prototype showed that circulating current contains odd harmonic components due to the device-to-device deviation of SM capacitance. Experimental results presented showed that the PI with orthogonal imaginary axis controller has superior harmonic suppression performance when compared to the PR controller. The first-order PI controller is less susceptible to discretisation errors introduced during DSP implementation, increasing its reliability. Additionally the increased bandwidth of the PI controller in comparison to the PR approach makes it more effective in improving current THD. The second-order PR controller is more sensitive to discretisation errors as well as requiring a relatively high sampling frequency. Therefore, PI with orthogonal imaginary axis control is recommended for LV MMC applications. To further improve current suppression performance, a parallelconnected PR controller with resonances at the fundamental, 2<sup>nd</sup>, 3<sup>rd</sup> and 4<sup>th</sup> harmonic frequencies, or a parallel-connected PI controller with dq reference frames rotating at the fundamental and 2nd harmonic frequencies may be employed.

#### ACKNOWLEDGMENT

The authors gratefully acknowledge the financial support of the EPSRC (EP/I031707/1) and the NSFC (EP/L00089X/1), and the technical support of Mr Charles Croser.

#### **REFERENCES**

[1] D. Nilsson and A. Sannino, "Efficiency analysis of low- and mediumvoltage DC distribution systems," in *IEEE Power Engineering Society General Meeting*, Denver, CO, 2004, pp. 2315-2321

- [2] D. Salomonsson and A. Sannino, "Low-voltage DC distribution system for commercial, power systems with sensitive electronic loads," *IEEE Trans. Power Del.,* vol. 22, pp. 1620-1627, Jul 2007.
- [3] "Energy Trends section 6: renewables," Department of Energy & Climate Change, UK Government, March 2016.
- [4] V. Stanojevic, M. Bilton, J. Dragovic, J. Schofield, and G. Strbac, "Application of demand side response and energy storage to enhance the utilization of the existing distribution network capacity," in *22nd Int. Conf. and Exhibition on Electricity Distribution*, Stockholm, Sweden, 2013, pp. 1-4.
- [5] "Benefits of Advanced Smart Metering for Demand Response based Control of Distribution Networks," Summary Report, Imperial College London, April 2010.
- [6] D. Antoniou, A. Tzimas, and S. M. Rowland, "Transition from alternating current to direct current low voltage distribution networks," *IET Generation, Transmission & Distribution,* vol. 9, pp. 1391-1401, 2015.
- [7] Y. Zhong, D. Holliday, and S. J. Finney, "High-efficiency MOSFETbased MMC for LVDC distribution systems," in *IEEE Energy Conversion Congress and Exposition (ECCE)*, Montreal, QC, Canada, 2015, pp. 6691-6697.
- [8] Y. Zhong, N. M. Roscoe, D. Holliday, and S. J. Finney, "MOSFET Parallel-Connection of Low-Voltage MMC for LVDC Distribution Networks " in *The 8th IET Int. Conf. on Power Electronics, Machines and Drives*, Glasgow, UK, 2016.
- [9] Y. Zhong, N. M. Roscoe, D. Holliday, and S. J. Finney, "MMC with Parallel-connected MOSFETs as an Alternative to Wide Bandgap Converters for LVDC Distribution Networks," in *IET Journal of Engineering*, accepted for publication 22nd March 2017.
- [10] H. Chen and D. Divan, "High speed switching issues of high power rated silicon-carbide devices and the mitigation methods," *2015 IEEE Energy Conversion Congress and Exposition (ECCE)*, Montreal, QC, 2015, pp. 2254-2260.
- [11] N. Oswald, P. Anthony, N. McNeill and B. H. Stark, "An Experimental Investigation of the Tradeoff between Switching Losses and EMI Generation With Hard-Switched All-Si, Si-SiC, and All-SiC Device Combinations," *in IEEE Transactions on Power Electronics*, vol. 29, no. 5, pp. 2393-2407, May 2014.
- [12] Y. Zhong, "MOSFET-based MMC for Low voltage DC Distribution Networks", PhD thesis, University of Strathclyde, Glasgow, UK, 2016.
- [13] L. Smirnova, J. Pyrhonen, K. Ma, and F. Blaabjerg, "Modular Multilevel Converter solutions with few Sub-Modules for wind power application," in *16th European Conf. on Power Electron. and Applicat. (EPE'14-ECCE Europe)*, 2014, pp. 1-10.
- [14] G. P. Adam, K. H. Ahmed, S. J. Finney, K. Bell, and B. W. Williams, "New Breed of Network Fault-Tolerant Voltage-Source-Converter HVDC Transmission System," *IEEE Trans. Power Syst.,* vol. 28, pp. 335-346, 2013.
- [15] R. Marquardt, "Modular Multilevel Converter topologies with DC-Short circuit current limitation," in *IEEE 8th Int. Conf. on Power Electronics and ECCE Asia (ICPE & ECCE)*, 2011, pp. 1425-1431.
- [16] A. Lesnicar and R. Marquardt, "An innovative modular multilevel converter topology suitable for a wide power range," in *IEEE Power Tech. Conf. Proc.*, Bologna, 2003, p. 6 pp. Vol.3.
- [17] V. Najmi, J. Wang, R. Burgos and D. Boroyevich, "Reliabilityoriented switching frequency analysis for Modular Multilevel Converter (MMC)," *2015 IEEE Energy Conversion Congress and Exposition (ECCE),* Montreal, QC, 2015, pp. 5554-5559.
- [18] X. She, A. Huang, X. Ni and R. Burgos, "AC circulating currents suppression in modular multilevel converter," *IECON 2012 - 38th Annual Conf. on IEEE Industrial Electronics Society*, Montreal, QC, 2012, pp. 191-196.
- [19] M. Hagiwara and H. Akagi, "Control and Experiment of Pulsewidth-Modulated Modular Multilevel Converters," in *IEEE Trans. on Power Electronics*, vol. 24, no. 7, pp. 1737-1746, July 2009.
- [20] L. He, K. Zhang, J. Xiong, and S. Fan, "A Repetitive Control Scheme for Harmonic Suppression of Circulating Current in Modular Multilevel Converters," *IEEE Trans. Power Electron.,* vol. 30, pp. 471-481, 2015.
- [21] O. Tu, Z. Xu, and L. Xu, "Reduced Switching-Frequency Modulation and Circulating Current Suppression for Modular Multilevel Converters," *IEEE Trans. Power Del.,* vol. 26, pp. 2009-2017, 2011.
- [22] K. Ilves, S. Norrga, L. Harnefors, and H. P. Nee, "Analysis of arm current harmonics in modular multilevel converters with main-circuit filters," in *2012 9th International Multi-Conference on Systems, Signals and Devices (SSD)*, Chemnitz, 2012, pp. 1-6.
- [23] K. Ilves, S. Norrga, L. Harnefors, and H. P. Nee, "On Energy Storage Requirements in Modular Multilevel Converters," *IEEE Trans. Power Electron.,* vol. 29, pp. 77-88, Jan 2014.
- [24] A. Antonopoulos, L. Angquist, and H. P. Nee, "On dynamics and voltage control of the Modular Multilevel Converter," in *13th European Conference on Power Electronics and Applications, 2009. EPE '09*, 2009, pp. 1-10.
- [25] D. Siemaszko, A. Antonopoulos, K. Ilves, M. Vasiladiotis, L. Angquist, and H. P. Nee, "Evaluation of control and modulation methods for modular multilevel converters," in *Power Electronics Conference (IPEC), 2010 International*, Sapporo, 2010, pp. 746-753.
- [26] M. M. C. Merlin and T. C. Green, "Cell capacitor sizing in multilevel converters: cases of the modular multilevel converter and alternate arm converter," *IET Power Electronics,* vol. 8, pp. 350-360, Mar. 2015.
- [27] J. Rodriguez, J. Pontt, P. Correa, P. Cortes, and C. Silva, "A new modulation method to reduce common-mode voltages in multilevel inverters," *IEEE Trans. Ind. Electron.,* vol. 51, pp. 834-839, 2004.
- [28] K. Ilves, A. Antonopoulos, S. Norrga, and H. P. Nee, "Steady-State Analysis of Interaction Between Harmonic Components of Arm and Line Quantities of Modular Multilevel Converters," *IEEE Trans. Power Electron.,* vol. 27, pp. 57-68, Jan 2012.
- [29] M. Sclocchi, "Input Filter Design for Switching Power Supplies," National Semiconductor.
- [30] Q. Song, W. Liu, X. Li, H. Rao, S. Xu, and L. Li, "A Steady-State Analysis Method for a Modular Multilevel Converter," *IEEE Trans. Power Electron.,* vol. 28, pp. 3702-3713, 2013.
- [31] D. Zammit, C. S. Staines, and M. Apap, "Comparison between PI and PR Current Controllers in Grid Connected PV Inverters," *Int. J. of Elect., Comput., Electron. and Commun. Eng.,* vol. 8, pp. 217 - 222, 2014
- [32] M. Ruderman and T. Bertram, "Variable proportional-integralresonant (PIR) control of actuators with harmonic disturbances," in *IEEE Int. Conf. on Mechatronics (ICM)*, 2013, pp. 847-852.
- [33] M. Monfared, M. Sanatkar, and S. Golestan, "Direct active and reactive power control of single-phase grid-tie converters," *IET Power Electron.,* vol. 5, pp. 1544-1550, 2012.
- [34] M. Gonzalez, V. Cardenas, and F. Pazos, "DQ transformation development for single-phase systems to compensate harmonic distortion and reactive power," in *9th IEEE Int. Power Electron. Congress, CIEP*, 2004, pp. 177-182.
- [35] K. Bong-Hwan, C. Jin-Ha, and K. Tae-Won, "Improved single-phase line-interactive UPS," *IEEE Trans. Ind. Electron.,* vol. 48, pp. 804- 811, 2001.
- [36] M. Ciobotaru, R. Teodorescu, and F. Blaabjerg, "A New Single-Phase PLL Structure Based on Second Order Generalized Integrator," in *37th IEEE Power Electron. Specialists Conf., PESC '06*, 2006, pp. 1-6.
- [37] (18/07/2017). *General Descriptions of Aluminum Electolytic Capacitors.* Available: https://www.nmr.mgh.harvard.edu/~reese/ electrolytics/tec1.pdf
- [38] (13/10/2016). *Continuous-Discrete Conversion Methods*. Available: http://uk.mathworks.com/help/control/ug/continuous-discreteconversion-methods.html?s\_tid=gn\_loc\_drop&requestedDomain=uk. mathworks.com.
- [39] Z. Zheng and C. Kil To, "Comparison between first-order hold with zero-order hold in discretization of input-delay nonlinear systems," in *Int. Conf. on Control, Automation and Systems, ICCAS '07*, 2007, pp. 2892-2896.