# Effects of the Previous Pulse Shift and Filter on the Symbol Synchronizer PLL

António D. Reis<sup>1,2</sup>, José F. Rocha<sup>1</sup>, Atílio S. Gameiro<sup>1</sup>, José P. Carvalho<sup>2</sup>

<sup>1</sup>Dep. de Electrónica e Telecomunicações / Instituto de Telecomunicações, Universidade de Aveiro, 3810 Aveiro, Portugal <sup>2</sup>Dep. de Fisica / U. D. Remota, Universidade da Beira Interior Covilhã, 6200 Covilhã, Portugal

#### Abstract

We will study the effects of the shift of the previous pulse temporal position (between P1 and P2) on the symbol synchronizers jitter behavior.

Each pulse temporal position (P1 and P2), with the same previous filter, forms a group with four different carrier PLL (Phase Lock Loop) namely the analog, hybrid, combinational and sequential.

The main objective is to study the synchronizers output jitter UIRMS (Unit Interval Root Mean Squared) as function of the input SNR (Signal to Noise Ratio). *Key words:* Synchronism in Digital Communications

#### I. INTRODUCTION

This work study the shift effects of the previous pulse temporal position on the jitter of two synchronizers groups.

When occurs a positive data transition, for sequences '1' and '0' alternated, is produced two types of pulses P1 or P2, each one with half period duration T/2.

The pulse P1 (duration T/2) begins in the positive data transition delayed half period and finishes in the next negative data transition [1, 2, 3, 4, 5, 6, 7, 8, 9, 10].

The pulse P2 (duration T/2) begins in the positive data transition and finishes in the positive data transition delayed half period [11, 12, 13, 14].

These pulses (P1 or P2) increases the energy at the transmission rate and excites the tuned filter (tank circuit) that selects the fundamental harmonic that is equal to the transmission rate. This harmonic of poor quality is improved by the carrier PLL (CPLL) in a VCO of high quality. Each pulse P1 or P2 and filter is followed of four CPLL types, namely the analog, hybrid, combinational and sequential.

Fig.1 shows the aspect of the symbol synchronizer based on the pulse and filter followed of the PLL.

| Received   | Carrier Phase comparator (CPLL) |    |               |         |                      |         |               |    |
|------------|---------------------------------|----|---------------|---------|----------------------|---------|---------------|----|
| - pf →     | Phase<br>comparator (Kf)        | ┣→ | Amplification | <b></b> | Loop<br>filter (F(s) | <i></i> | VCO           |    |
| (X)<br>Rec | covered                         | ]  |               |         | finter (f (3)        |         | KI-KA K       |    |
| 610        |                                 |    |               |         |                      |         | 171 - 174 : 1 | 20 |

Fig.1 Aspect of the synchronizer based on filter with CPLL

Kf is the phase comparator gain, F(s) is the loop filter, Ko is the VCO gain and Ka is the loop amplification factor that controls the root locus and the loop desired characteristics.

Following, we present the production of the two previous pulse generators P1 and P2 and respective waveforms.

After, we present the pulse generator P1 followed of filter with the four PLL types (analog, hybrid, combinational and sequential). Next, we present the pulse generator P2 followed of filter with the four PLL types (analog, hybrid, combinational and sequential).

Then, we present the design and tests of the synchronizers. After, we present the results.

Finally, we present the conclusions.

# II. TWO PREVIOUS PULSE GENERATORS P1 AND P2

When a positive data transition occurs in a data sequence of '1' and '0' alternated, we choose two processes to generate the previous pulse of half period (T/2). This pulse passes through the filter that selects the fundamental harmonic of the data rate (Fig.2).



Fig.2 Previous pulse P1 (a) and previous pulse P2 (b)

In the first case the pulse P1 begins in the positive data transition delayed T/2 and finishes in the next negative data transition (Fig.2a).

In the second case, the pulse P2 begins in the positive data transition and finishes in the positive data transition delayed of T/2 (Fig.2b).

The difference between the two groups is in the pulse generator P1 or P2.

Then each one of the two pulse generators P1 or P2 is followed of filter with the four CPLL types. The CPLL types are the analog, hybrid, combinational and sequential.

#### III. PULSE P1 AND FILTER WITH THE FOUR CPLL

This group involves the pulse generator P1 and filter with the four CPLL types, namely the analog, the hybrid, the combinational and the sequential [3, 4].

The difference between the four CPLL types is inside of the phase comparator. The filter F(s) and VCO (Voltage Controlled Oscillator) are equal for all synchronizers.

# A. Pulse P1 and filter with analog CPLL

The synchronizer consists of the pulse generator P1 and filter with the analog CPLL. The analog phase comparator is based on the ideal multiplier (Fig.3).

<sup>&</sup>lt;sup>1'2</sup>UA-UBI

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c c} t & \Delta t & D & Q & DK \\ \hline t & T/4 & \geq CK \\ \hline CK & Decisor \end{array}$ |  |  |  |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|
| Fig.3 P1 and filter with analog CPLL (f1+CPLL-ana)    |                                                                                                               |  |  |  |

-----

This carrier phase comparator inputs (main input and VCO output) are both analog (full-analog). The output is function of the inputs.

# B. Pulse P1 and filter with hybrid CPLL

The synchronizer consists of the pulse generator P1 and filter with the hybrid CPLL. The hybrid phase comparator is based on the switch (Fig.4).

|                                                                                                                                                                                                                                                                                                                                          | the second s                                                          | DR                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| $\begin{array}{c c} \underline{DD} & \underline{A} \xrightarrow{f_{c}} & \underline{f} \\ \underline{B} & \underline{\Delta t} \\ \underline{B} & \underline{T/2} \\ \end{array} \xrightarrow{f_{c}} & \underline{A} \xrightarrow{f_{c}} & \underline{C} \\ \underline{Filter} \\ \end{array} \xrightarrow{f_{c}} \\ \hline \end{array}$ | $ \begin{array}{c} \overset{\circ}{\underset{\Gamma}{\overset{\circ}{\overset{\circ}{\overset{\circ}{\overset{\circ}{\overset{\circ}}{\overset{\circ}{\overset{\circ}{$ | Δt D Q<br>T/4 ≥CK<br>CK Decisor |
| Fig.4 P1 and fi                                                                                                                                                                                                                                                                                                                          | lter with hybrid CPLL (f1+CPLL                                                                                                                                          | -hib)                           |

The carrier phase comparator main input is digital but the input from VCO output is still analog (semi-analog). The output is function of the inputs.

#### C. Pulse P1 and filter with combinational CPLL

The synchronizer consists of the pulse generator P1 and filter with the combinational CPLL. The combinational phase comparator is based on the exor gate (Fig.5).

|                               |       | the second second second second | www.commune.com/commune.com/ | :DR                               |
|-------------------------------|-------|---------------------------------|------------------------------|-----------------------------------|
| A C A D<br>B T/2 A1<br>Filter | P CLK | Ka F(s)                         | VCO<br>Ko<br>PLL CK1         | At D Q DK<br>T/4 CK<br>CK Decisor |

Fig.5 P1 and filter with combinational CPLL (f1+CPLL-cmb)

The carrier phase comparator inputs (main input and VCO output) are both digital. The output is only function of the inputs (without intern memory).

#### D. Pulse P1 and filter with sequential CPLL

The synchronizer consists of the pulse generator P1 and filter with the sequential CPLL. The sequential phase comparator is based on the flip flop (Fig.6).

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                        | •••                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------|
| $ \begin{array}{c c} & & & & \\ & & & \\ \hline & & & \\ & & & \\ \hline \\ \hline$ | PR CLK PI              | At At D Q<br>↓ CK1 CK Decisor |
| Fig.6 P1 and filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | with sequential CPLL ( | (f1+CPLL-seq)                 |

This carrier phase comparator inputs (main input and VCO output) are both digital. The output is simultaneously function of the inputs and of its state (with intern memory).

# IV. PULSE P2 AND FILTER WITH THE FOUR CPLL

This group involves the pulse generator P2 and filter with the four PLL types, namely the analog, the hybrid, the combinational and the sequential. [3, 4].

The difference between the four PLL types is inside of the phase comparator.

# A. Pulse P2 and filter with analog CPLL

The synchronizer consists of the pulse generator P2 and filter with the analog CPLL. The analog phase comparator is based on the ideal multiplier (Fig.7).

-----

| $\begin{array}{c c} \hline DD & \hline A &  & f & \bigcirc C & D \\ \hline & & & & & & & \\ \hline & & & & & & \\ \hline & & & &$ | CLK E Ka |  |  | At D Q DR<br>T/4 CK Decisor |
|-----------------------------------------------------------------------------------------------------------------------------------|----------|--|--|-----------------------------|
| Fig.7 P2 and filter with analog CPLL (f2+CPLL-ana)                                                                                |          |  |  |                             |

This carrier phase comparator inputs (main input and VCO output) are both analog (full-analog). The output is function of the inputs.

#### B. Pulse P2 and filter with hybrid CPLL

The synchronizer consists of the pulse generator P1 and filter with the hybrid CPLL. The hybrid phase comparator is based on the switch (Fig.8).

|                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | :UR                                             |
|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| $\frac{DD}{A} \xrightarrow{f} f \\ -1 \xrightarrow{F} T/2 \xrightarrow{f} AI \\ An \xrightarrow{F} T/2 \xrightarrow{F} AI \\ Filter$ | $\begin{array}{c} & & & & \\ & & & & \\ & & & \\ & & & \\ & & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ \end{array} \begin{array}{c} & & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ $ | At At D Q EX<br>T/4 CK Decisor<br>K1 CK Decisor |
| Fig.8 P2 and f                                                                                                                       | lter with hybrid CPLL (f2+CP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 'LL-hib)                                        |

The carrier phase comparator main input is digital but the input from VCO output is still analog (semi-analog). The output is function of the inputs.

#### C. Pulse P2 and filter with combinational CPLL

The synchronizer consists of the pulse generator P1 and filter with the combinational CPLL. The combinational phase comparator is based on the exor gate (Fig.9).

|    |                                                                                    | and the second | the second se | DR DR      |
|----|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------|
| DD |                                                                                    | )EKaF(s)                                                                                                         |                                                                                                                 |            |
|    | $\begin{array}{c} -1 \\ Ap \end{array} + B \\ T/2 \\ Filter \\ Filter \end{array}$ | CLK                                                                                                              | PLL CK1                                                                                                         | CK Decisor |
|    | Fig.9 P2 and filter                                                                | ith combinational                                                                                                | CPLL (f2+CP                                                                                                     | LL-cmb)    |

The carrier phase comparator inputs (main input and VCO output) are both digital. The output is only function of the inputs (without intern memory).

### D. Pulse P2 and filter with sequential CPLL

The synchronizer consists of the pulse generator P1 and filter with the sequential CPLL. The sequential phase comparator is based on the flip flop (Fig.10).

| $\begin{array}{c c} \underline{DD} & \underline{A} & \underline{C} & \underline{A} & \underline{C} \\ \hline & \underline{A} & \underline{C} & \underline{A} & \underline{C} \\ \hline & \underline{A} & \underline{C} & \underline{C} \\ \hline & \underline{A} & \underline{C} & \underline{C} \\ \hline & \underline{A} & \underline{C} \\ \hline & \underline{C} & \underline{C} \\ \hline$ | $ \begin{array}{c c} & & & \\ \hline \\ \hline$ | ∆t D Q DR<br>ô CK<br>CK Decisor |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Fig.10 P2 and filte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | er with sequential CPLL (f2+CPL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | L-seq)                          |

This carrier phase comparator inputs (main input and VCO output) are both digital. The output is simultaneously function of the inputs and of its state (with intern memory).

# V. DESIGN, TESTS AND RESULTS

We will present the design, the tests and the results of the referred synchronizers [6].

# A. Design

To get guaranteed results, it is necessary to dimension all the synchronizers with equal conditions. Then it is necessary to design all the loops with identical linearized transfer functions.

The general loop gain is Kl=Kd.Ko=Ka.Kf.Ko where Kf is the phase comparator gain, Ko is the VCO gain and Ka is the control amplification factor that permits the desired characteristics.

For analysis facilities, we use a normalized transmission rate tx=1baud, what implies also normalized values for the others dependent parameters. So, the normalized clock frequency is fCK=1Hz.

We choose a normalized external noise bandwidth Bn = 5Hz and a normalized loop noise bandwidth Bl = 0.02Hz. Later, we can disnormalize these values to the appropriated transmission rate tx.

Now, we will apply a signal with noise ratio SNR given by the signal amplitude Aef, noise spectral density No and external noise bandwidth Bn, so the SNR =  $A_{ef}^2/(No.Bn)$ . But, No can be related with the noise variance  $\sigma n$  and inverse sampling  $\Delta \tau$ =1/Samp, then No= $2\sigma n^2 \Delta \tau$ , so SNR= $A_{ef}^2/(2\sigma n^2 \Delta \tau.Bn) = 0.5^2/(2\sigma n^{2*}10^{-3*}5) = 25/\sigma n^2$ .

After, we observe the output jitter UI as function of the input signal with noise SNR. The dimension of the loops is

- 1<sup>st</sup> order loop:

The loop filter F(s)=1 with cutoff frequency 0.5Hz (Bp=0.5 Hz is 25 times bigger than B1=0.02Hz) eliminates only the high frequency, but maintain the loop characteristics. The transfer function is

$$H(s) = \frac{\mathbf{G}(s)}{1 + \mathbf{G}(s)} = \frac{KdKoF(s)}{s + KdKoF(s)} = \frac{KdKo}{s + KdKo}$$
(1)

the loop noise bandwidth is

$$Bl = \frac{KdKo}{4} = Ka\frac{KfKo}{4} = 0.02Hz$$
(2)

Then, for the analog synchronizers, the loop bandwidth is Bl=0.02=(Ka.Kf.Ko)/4 with (Km=1, A=1/2, B=1/2; Ko=2 $\pi$ )

$$(Ka.Km.A.B.Ko)/4 = 0.02 \rightarrow Ka = 0.08 * 2/\pi$$
 (3)

For the hybrid synchronizers, the loop bandwidth is  

$$Bl=0.02=(Ka.Kf.Ko)/4$$
 with (Km=1, A=1/2, B=0.45; Ko=2 $\pi$ )  
(Ka.Km.A.B.Ko)/4 = 0.02 -> Ka=0.08\*2.2/ $\pi$  (4)

For the combinational synchronizers, the loop bandwidth is Bl=0.02=(Ka.Kf.Ko)/4 with  $(Kf=1/\pi; Ko=2\pi)$  $(Ka*1/\pi*2\pi)/4 = 0.02 \rightarrow Ka=0.04$  (5)

For the sequential synchronizers, the loop bandwidth is Bl=0.02=(Ka.Kf.Ko)/4 with  $(Kf=1/2\pi; Ko=2\pi)$  $(Ka*1/2\pi*2\pi)/4=0.02 \rightarrow Ka=0.08$  (6)

The jitter depends on the RMS signal Aef, on the power spectral density No and on the loop noise bandwidth Bl. For analog PLL the jitter is

 $\sigma \phi^2 = Bl.No/Aef^2 = Bl.2.\sigma n^2 \Delta \tau = 0.02 \times 10^{-3} \times 2\sigma n^2 / 0.5^2 = 16 \times 10^{-5} \sigma n^2$ For the others PLLs the jitter formula is more complicated.

# - 2<sup>nd</sup> order loop:

The second order loop is not shown here, but the results are identical to the ones obtained above for the first order loop.

# B. Tests

The following figure (Fig.11) shows the setup that was used to test the various synchronizers.



The receiver recovered clock with jitter is compared with the emitter original clock without jitter, the difference is the jitter of the received clock.

#### C. Jitter measurer (Meter)

The jitter measurer (Meter) consists of a RS flip flop, which detects the random variable phase of the recovered clock (CKR), relatively to the fixed phase of the emitter clock (CKE). This relative random phase variation is the recovered clock jitter (Fig.12).



The other blocks convert this random phase variation into a random amplitude variation, which is the jitter histogram. Then, the jitter histogram is sampled and processed by an appropriate program, providing the RMS jitter and the peak to peak jitter.

#### D. Results

We will present separately the results (output jitter UIRMS versus input SNR) for the P1 and P2 synchronizers groups.

Fig.13 shows the jitter-SNR curves of the first group P1 and filter with its four PLL types: analog CPLL (f1+CPLL-ana), hybrid CPLL (f1+CPLL-hib), combinational CPLL (f1+CPLL-cmb), sequential CPLL (f1+CPLL-seq).



Fig.13 Jitter-SNR curves of the P1 with the four CPLLs (a,h,c,s)

We verify, that the jitter diminishes with the SNR increasing. The previous filter is determinative over the CPLLs and then the four symbol synchronizers have similar jitter-SNR curves.

Fig.14 shows the jitter-SNR curves of the second group P2 and filter with its four PLL types: analog CPLL (f2+CPLL-ana), hybrid CPLL (f2+CPLL-hib), combinational CPLL (f2+CPLL-cmb), sequential CPLL (f2+CPLL-seq).



We verify, that the jitter diminishes with the SNR increasing. The previous filter is determinative over the CPLLs and then the four symbol synchronizers have similar jitter-SNR curves. Also the 1st and 2nd groups are similar.

#### VI. CONCLUSIONS

We studied two symbol synchronizers groups, one based in the pulse P1 and the other based in the pulse P2.

In the first group P1 and filter, we considered four CPLL types (f1+CPLL-ana, f1+CPLL-hib, f1+CPLL-cmb, f1+CPLL-seq). In the second group P2 and filter, we considered also the same four CPLL types (f2+CPLL-ana, f2+CPLL-hib, f2+CPLL-cmb), f2+CPLL-seq).

We noted, that in the 1st group the previous filter is determinative and for this reason all the four symbol synchronizers present similar jitter-SNR curves. Also, in the 2nd group the previous filter is determinative and for this reason all the four symbol synchronizers present similar jitter-SNR curves.

We concluded, that this similarity of eight synchronizers is comprehensible since the previous filter is determinative and the subsequent CPLL types improve equally the quality.

#### VII. ACKNOWLEDGMENTS

The authors are grateful to the program FCT (Foundation for sCience and Technology).

#### VIII. REFERENCES

- A. H. Jazwinski, "Filtering for Nonlinear Dynamical Systems" IEEE Tra. Automatic Control p.765 Oct. 1966.
- [2] J. C. Imbeaux, "performance of the delay-line multiplier circuit for clock and carrier synchronization", IEEE Jou. on Selected Areas in Communications p.82 Jan. 1983.
- [3] Werner Rosenkranz, "Phase Locked Loops with limiter phase detectors in the presence of noise", IEEE Trans. on Communications com-30 N°10 pp.2297-2304. Oct 1982.

- [4] H. H. Witte, "A Simple Clock Extraction Circuit Using a Self Sustaining Monostable Multivibrat. Output Signal", Electronics Letters, Vol.19, Is.21, pp.897-898, Oct 1983.
- [5] Charles R. Hogge, "A Self Correcting Clock Recovery Circuit", IEEE Tran. Electron Devices p.2704 Dec 1985.
- [6] A. D. Reis, J. F. Rocha, A. S. Gameiro, J. P. Carvalho "A New Technique to Measure the Jitter", Proc. III Conf. on Telecommunications pp.64-67 FFoz-PT 23-24 Apr 2001.
- [7] Marvin K. Simon, William C. Lindsey, "Tracking Performance of Symbol Synchronizers for Manchester Coded Data", IEEE Transactions on Communications Vol. com-2.5 N°4, pp.393-408, April 1977.
- [8] J. Carruthers, D. Falconer, H. Sandler, L. Strawczynski, "Bit Synchronization in the Presence of Co-Channel Interference", Proc. Conf. on Electrical and Computer Engineering pp.4.1.1-4.1.7, Ottawa-CA 3-6 Sep. 1990.
- [9] Johannes Huber, W. Liu "Data-Aided Synchronization of Coherent CPM-Receivers" IEEE Transactions on Communications Vol.40 N°1, pp.178-189, Jan. 1992.
- [10] Antonio D'Amico, A. D'Andrea, Reggianni, "Efficient Non-Data-Aided Carrier and Clock Recovery for Satellite DVB at Very Low SNR", IEEE Jou. on Sattelite Areas in Comm. Vol.19 N°12 pp.2320-2330, Dec. 2001.
- [11] Rostislav Dobkin, Ran Ginosar, Christos P. Sotiriou "Data Synchronization Issues in GALS SoCs", Proc. 10th International Symposium on Asynchronous Circuits and Systems, pp.CD-Ed., Crete-Greece 19-23 Apr. 2004.
- [12] M. J. Canet, I. J. Wassell, J. Valls, V. Almenar, "Performance Evaluation of Fine Time Synchronizers for WLANS", Proc. 13th European Signal Processing Conference, pp.CD-Edited, Antalya-Turk. 4-8 Sep. 2005.
- [13] N. Noels, H. Steendam, M. Moeneclaey, "Effectiveness Study of Code-Aided and Non-Code-Aided ML-Based Feedback Phase Synchronizers", Proc. IEEE Int Conf. on Comm.(ICC'06) pp.2946-2951, Ist.-TK, 11-15 Jun 2006.
- [14] A. D. Reis, J. F. Rocha, A. S. Gameiro, J. P. Carvalho "Synchronizers Operating by Two or One Data Transitions", Proc. V Sym. on Enabling Optical Network and Sen. (SEONs 2007) p.87-88, Av-PT 29-29 Jun 2007.