

# **UNIVERSITI PUTRA MALAYSIA**

DESIGN OF FIELD PROGRAMMABLE GATE ARRAY-BASED PROPORTIONAL-INTEGRAL-DERIVATIVE FUZZY LOGIC CONTROLLER WITH TUNABLE GAIN

ZEYAD ASSI OBAID

FK 2010 11



# DESIGN OF FIELD PROGRAMMABLE GATE ARRAY-BASED PROPORTIONAL-INTEGRAL-DERIVATIVE FUZZY LOGIC CONTROLLER WITH TUNABLE GAIN



By

**ZEYAD ASSI OBAID** 

Thesis submitted to the School of Graduate Studies of Universiti Putra Malaysia, in fulfillment of the requirement for the Degree of Master of Science

March 2010

### **DEDICATIONS**

I dedicate this work to the soul of **My Father** (*the Martyr*), who took my hand and taught me the meaning of life, have excelled in guiding me to the correct path of ethics and how to deal with the people. My dear father, i hope Allah (*Sobhanahu wata'la*) that makes the great paradise your door, and make you live with the great and the prophets, and to give you the status of martyrs and I ask Allah (*Sobhanahu wata'la*) enable us to live together in this paradise (*Amen*). My dear father, I will carry this until the end of my life, and move them to my children after me (*Insha'Allah*).

I also dedicate this work to the flower of my life, **My Dear Mother**, the greatest mother in this world. **My dear Mother**, these are the hardest years in my life because I am away from you, I miss you so much. There are no words in this world enough to tell you, just, I love you. Abstract of the thesis presented to the School of Graduate Studies of University Putra Malaysia in the fulfillment of the requirement for the Degree of Master of science

# DESIGN OF FIELD PROGRAMMABLE GATE ARRAY-BASED PROPORTIONAL-INTEGRAL-DERIVATIVE FUZZY LOGIC CONTROLLER WITH TUNABLE GAIN

By

### ZEYAD ASSI OBAID

Mac 2010

### Chairman: Nasri Sulaiman, PhD

## **Faculty: Engineering**

Many of fuzzy control applications require real-time operation; higher density programmable logic devices such as Field Programmable Gate Array (FPGA) can be used to integrate large amounts of logic in a single IC. This thesis presents a design of improved Proportional-Integral-Derivative Fuzzy Logic Controller (PIDFC) with tunable gains method using FPGA.

The PIDFC is designed as a PDFC and PIFC connected in parallel through a summer. To simplify the controller design, the PIFC is designed by accumulating the output of the PDFC. The benefits of doing so are twofold, as the number of rules that have to be written is reduced from 512 rules to 64 rules, and depending on two external signals, the controller is able to work as a PDFC, PIFC or PIDFC. The tuning gain block is designed at each input/output stage. This block involves a tuning via scaling the universe of discourse and is able to accept optimal scaling gains. The particle swarm optimization method (PSO) is used to obtain the optimal values of these gains. PIDFC is designed using VHDL language for implementation on FPGA device, and to employ the improved fuzzy algorithm that offer higher processing speed versus low utilization of chip resource.

Two versions of the PIDFC are designed; the first one is 8-bits FPGA-based controller (8FBC), while the second one is 6-bits (6FBC) version for each inputs/output variables. To test the design, five case studies are used to test the controller in simulation environments in ModelSim and Matlab. The same design is coded in Matlab environment (MSBC) to enable a comparison with the FPGA-based design (FBC). PIDFC needs 16 clock cycles to complete one action. The simulation results showed that the 8FBC is superior to the 6FBC and its responses are much closer to or better to the MSBC or the results in the literature. 8FBC is able to produce an action in 0.3 µs after input latching with maximum frequency of 40 MHz. Therefore, the PIDFC will be able to control a wide range of the systems with high sampling rate.

Abstrak tesis yang dikemukakan kepada Senat Universiti Putra Malaysia sebagai memenuhi keperluan untuk ijazah Master Sains

# DESAIN PERANCANGAN BERBASIS PROGRAMMABLE GATE ARRAY PROPORSIONAL-INTEGRAL-DERIVATIF FUZZY LOGIC CONTROLLER DENGAN GAIN MERDU

Oleh

ZEYAD ASSI OBAID Marc 2010

### Pengerusi: Nasri Bin Sulaiman, PhD

Fakulti : Kejuruteraan

Banyak aplikasi kawalan fuzzy memerlukan operasi real-time; kepadatan lebih tinggi peranti programmable logic seperti array gerbang Gelanggang programmable (FPGA) boleh digunakan untuk mengintegrasikan logik jumlah besar dalam IC tunggal. Tesis ini menyajikan suatu kaedah dikembangkan untuk merancang pengawal logik proporsionalintegral-derivatif fuzzy (PIDFC) dengan kaedah keuntungan merdu menggunakan FPGA.

The PIDFC direka sebagai PDFC dan PIFC disambungkan secara selari melalui musim panas. Untuk menyederhanakan desain controller, yang PIFC direka dengan mengumpulkan output dari PDFC. Manfaat melakukannya ada dua, kerana jumlah peraturan yang harus ditulis berkurang dari 512 Peraturan dengan 64 peraturan, dan bergantung pada dua isyarat luaran, controller boleh bekerja sebagai PDFC, PIFC atau PIDFC. Keuntungan Blok tuning direka pada setiap input / output tahap. Blok ini melibatkan tuning melalui skala alam semesta dari wacana dan boleh menerima keuntungan yang optimum scaling. Zarah kaedah pengoptimuman berkelompok (PSO) digunakan untuk mendapatkan nilai yang optimum daripada keuntungan. PIDFC direka menggunakan bahasa VHDL untuk pelaksanaan pada peranti FPGA, dan menggunakan teknik fuzzy algoritma baru yang menawarkan kelajuan pemprosesan yang lebih tinggi berbanding rendahnya pemanfaatan sumber daya cip.

Dua versi dari PIDFC direka, yang pertama adalah 8-bit berasaskan FPGA kontroler (8FBC), sedangkan yang kedua adalah 6-bit (6FBC) versi untuk setiap input / output variable. Untuk menguji desain, Lima kajian kes digunakan untuk menguji controller dalam lingkungan simulasi di ModelSim dan Matlab. Desain yang sama dikodekan dalam lingkungan Matlab (MSBC) untuk membolehkan perbandingan dengan desain berasaskan FPGA (FBC). PIDFC memerlukan 16 kitaran clock untuk menyelesaikan satu tindakan. Keputusan simulasi menunjukkan bahawa 8FBC adalah lebih unggul dari 6FBC dan responnya jauh lebih dekat atau lebih baik kepada MSBC atau keputusan dalam sastera. 8FBC mampu menghasilkan tindakan dalam 0.3 µs selepas input menempel dengan frekuensi maksimum 40 MHz. Oleh kerana itu, PIDFC akan mampu mengendalikan pelbagai sistem dengan sampling rate tinggi.

#### ACKNOWLEDGEMENTS

#### In the name of Allah, the Most Beneficent, the Most Merciful

I would like to express my heartiest thanks to my supervisor Dr. Nasri Sulaiman for his guidance, patience, advice and devotion of time, throughout my research. He taught me how to be a researcher with his wonderful personality. I have the honor to work under his supervision and I will ask Allah to keep him safe, and support him with good health and the power to help the students with the knowledge and his scientific abilities. I am forever indebted to him for excellent guidance.

I would like also to extend my thanks to my co-supervisor Associate Professor Dr. Mohammad Hamiruce for his widely support, and for his expert comments during the research time. I would like also to extend my thanks to my co-supervisor Dr. Mohd Nizar Hamidon for his support.

My gratitude also goes to Mr. Waleed Fawwaz and Mr. Hazem I. Ali for their support, and also my gratitude to my home mates for their encouragement and motivations. Finally, I would like to thank my family for their unconditional care until I reach to this point, without their continuous support and precious prayers I could not have been able to finish my research. I know their blessings will always be with me in all my endeavors and I dedicate this success to them. Thanks my beloved family. I certify that a Thesis Examination Committee has met on **23 March 2010** to conduct the final examination of Zeyad Assi Obaid on his thesis entitled "**Design of Field Programmable Gate Array-Based Proportional-Integral-Derivative Fuzzy Logic Controller with Tunable Gain**" in accordance with the Universities and University Colleges Act 1971 and the Constitution of the Universiti Putra Malaysia [P.U.(A) 106] 15 March 1998. The Committee recommends that the Student be awarded the Master of Science.

Members of the Thesis Examination Committee were as follows:

# Senan Mahmod Abdullah, PhD Associate Professor Faculty of Engineering Universiti Putra Malaysia (Chairman) **Roslina Bt. Mohd Sidek, PhD** Associate Professor Faculty of Engineering Universiti Putra Malaysia (Internal Examiner) Samsul Bahari Mohd Noor, PhD Senior Lecturer Faculty of Engineering Universiti Putra Malaysia (Internal Examiner) Rubiyah Yusof, PhD Professor Center for Artificial Intelligence and Robotics (CAIRO) Faculty of Engineering Universiti Teknologi Malaysia

(External Examiner)

## **BUJANG KIM HUAT, PhD**

Professor and Deputy Dean School of Graduate Studies Universiti Putra Malaysia

Date:

This thesis was submitted to the Senate of Universiti Putra Malaysia and has been accepted as fulfillment of the requirement for the degree of **Master of Science**. The members of the Supervisory Committee were as follows:

## Nasri B Sulaiman, PhD

Senior Lecturer Faculty of Engineering Universiti Putra Malaysia (Chairman)



### Mohammad Hamiruce b. Marhaban, PhD

Associate Professor Faculty of Engineering Universiti Putra Malaysia (Member)

# Mohd Nizar B Hamidon, PhD

Senior Lecturer Faculty of Engineering Universiti Putra Malaysia (Member)

# HASANAH MOHD GHAZALI, PhD

Professor and Dean School of Graduate Studies Universiti Putra Malaysia

Date:

# DECLARATION

I declare that the thesis is my original work except for quotations and citations, which have been duly acknowledged. I also declare that it has not been previously, and is not concurrently, submitted for any other degree at Universiti Putra Malaysia or at any other institution.



# **TABLE OF CONTENTS**

| DEDI<br>ABST<br>ABST | CATIONS<br>RACT<br>RAK                                       | i<br>ii<br>iv |
|----------------------|--------------------------------------------------------------|---------------|
|                      | NOWLEDGEMENTS                                                | V1            |
| APPF                 | ARATION                                                      | VII<br>iv     |
| TABI                 | E OF CONTENTS                                                |               |
| LIST                 | OF TABLES                                                    | xii           |
| LIST                 | OF FIGURES                                                   | xiv           |
| LIST                 | OF ABBREVIATIONS AND NOTATIONS                               | xvii          |
| CHA                  | TER                                                          |               |
|                      | INTRODUCTION                                                 |               |
|                      | 1.1 Background                                               | 1             |
|                      | 1.2 Problem Statement                                        | 2             |
|                      | 1.3 Research Objectives                                      | 3             |
|                      | 1.4 Scope of the Work                                        | 4             |
|                      | 1.4 Contributions                                            | 5             |
|                      | 1.5 Outline of the Thesis                                    | 5             |
| ,                    | LITERATURE REVIEW                                            | 7             |
|                      | 2.1 Introduction                                             | 7             |
|                      | 2.1 An Overview                                              | 7             |
|                      | 2.3 Hardware Implementation Techniques and their Challenges  | 9             |
|                      | 2.3.1 Analog Techniques and Challenges                       | 10            |
|                      | 2.3.2 Digital Techniques and Challenges                      | 10            |
|                      | 2.4 Field Programmable Gate Array                            | 11            |
|                      | 2.5 Hardware Description Languages and Levels of abstraction | 12            |
|                      | 2.6 Design of PID fuzzy logic controller                     | 14            |
|                      | 2.7 Design of FPGA-Based Fuzzy Logic Controller              | 21            |
|                      | 2.8 Summary                                                  | 30            |
|                      |                                                              |               |
|                      | 6 METHODOLOGY                                                | 33            |
|                      | 3.1 Introduction                                             | 33            |
|                      | 3.2 PID Control Algorithms                                   | 35            |
|                      | 3.3 PID Fuzzy Controller                                     | 37            |
|                      | 3.4 The Proposed Tuning Method                               | 39            |
|                      | 3.4.1 Particle Swarm Optimization                            | 41            |
|                      | 3.4.2 The PSO Algoritms                                      | 44            |
|                      | 3.5 Layout of the PIDFC                                      | 46            |

| 3.6 Structure of the PIDFC                           | 47   |
|------------------------------------------------------|------|
| 3.6.1 Tuning-Gain Block                              | 49   |
| 3.6.2 Fuzzifier Block                                | 52   |
| 3 6 3 Inference Engine Block                         | 54   |
| 3.6.4 Defuzzifier Block                              | 56   |
| 3.7 FPGA Design Considerations                       | 61   |
| 3.8 Ports Descriptions                               | 61   |
| 3.9 Design of PD-like Fuzzy Logic Controller         | 63   |
| 3 10 Timing Analysis                                 | 66   |
| 3.11 Simulation Environments                         | 68   |
| 3.12 Summary                                         | 69   |
| 5.12 Summary                                         | 0,   |
| 4 RESULTS AND DISCUSSION                             | 70   |
| 4.1 Introduction                                     | 70   |
| 4.2 Compilation and Synthesized Design Results       | 71   |
| 4.3 Comparison between the PIDFC and FBPD            | 71   |
| 4.4 Control Surfaces Test (Comparison Case study)    | 73   |
| 4.5 The PIDFC with Unity Feedback Control system     | 80   |
| 4.5.1 First Order Plant (First Case Study)           | 81   |
| 4.5.2 Delayed First Order Plant (Second Case Study)  | 87   |
| 4.5.3 Second Order Plant (Third Case Study)          | 93   |
| 4.5.4 Delayed Second Order Plant (Fourth Case Study) | 100  |
| 4.5.5 Non-linear Plant Model (Fifth Case Study)      | 107  |
| 4.6 Results Comparison and Discussion                | 112  |
| 4.7 Summary                                          | 120  |
|                                                      | 100  |
| 5 CONCLUSION AND FUTURE WORKS                        | 122  |
| 5.1 Conclusions                                      | 122  |
| 5.2 Suggestions for Future Work                      | 124  |
| REFERENCES                                           | 125  |
| APPENDICES                                           | 133  |
| APPENDIX A                                           | 133  |
| VHDL Codes of the Controller                         | 133  |
| APPENDIX B                                           | 149  |
| Generation of Control Surfaces                       | 149  |
| APPENDIX C                                           | 154  |
| Test Bench and Generation of Simulation Results      | 154  |
| APPENDIX D                                           | 175  |
| APPENDIX E                                           | 176  |
| Resource Section                                     | 176  |
| APPENDIX F                                           | 17/7 |
| Synthesized Design Results of the PIDFC              | 17/7 |
| BIODATA OF THE STUDENT                               | 181  |
| LIST OF PUBLICATIONS                                 | 182  |