## Variability study of Si nanowire FETs with different junction gradients

Cite as: AIP Advances **6**, 015318 (2016); https://doi.org/10.1063/1.4941351 Submitted: 23 November 2015 . Accepted: 22 January 2016 . Published Online: 29 January 2016

Jun-Sik Yoon, Kihyun Kim, Taiuk Rim, and Chang-Ki Baek





## ARTICLES YOU MAY BE INTERESTED IN

Statistical variability study of random dopant fluctuation on gate-all-around inversionmode silicon nanowire field-effect transistors Applied Physics Letters **106**, 103507 (2015); https://doi.org/10.1063/1.4914976

Vertical gate-all-around junctionless nanowire transistors with asymmetric diameters and underlap lengths

Applied Physics Letters 105, 102105 (2014); https://doi.org/10.1063/1.4895030

Gate-all-around junctionless silicon transistors with atomically thin nanosheet channel (0.65nm) and record sub-threshold slope (43mV/dec) Applied Physics Letters **110**, 032101 (2017); https://doi.org/10.1063/1.4974255



**AVS Quantum Science** 

Co-published with AIP Publishing

AIP Advances **6**, 015318 (2016); https://doi.org/10.1063/1.4941351 © 2016 Author(s). Coming Soon!



## Variability study of Si nanowire FETs with different junction gradients

Jun-Sik Yoon,<sup>1</sup> Kihyun Kim,<sup>1</sup> Taiuk Rim,<sup>1</sup> and Chang-Ki Baek<sup>1,2</sup> <sup>1</sup>Department of Creative IT Engineering and Future IT Innovation Lab, Pohang University of Science and Technology, Pohang 790-784, Korea <sup>2</sup>Department of Electrical Engineering, Pohang University of Science and Technology, Pohang 790-784, Korea

(Received 23 November 2015; accepted 22 January 2016; published online 29 January 2016)

Random dopant fluctuation effects of gate-all-around Si nanowire field-effect transistors (FETs) are investigated in terms of different diameters and junction gradients. The nanowire FETs with smaller diameters or shorter junction gradients increase relative variations of the drain currents and the mismatch of the drain currents between source-drain and drain-source bias change in the saturation regime. Smaller diameters decreased current drivability critically compared to standard deviations of the drain currents, thus inducing greater relative variations of the drain currents. Shorter junction gradients form high potential barriers in the source-side lightlydoped extension regions at on-state, which determines the magnitude of the drain currents and fluctuates the drain currents greatly under thermionic-emission mechanism. On the other hand, longer junction gradients affect lateral field to fluctuate the drain currents greatly. These physical phenomena coincide with correlations of the variations between drain currents and electrical parameters such as threshold voltages and parasitic resistances. The nanowire FETs with relatively-larger diameters and longer junction gradients without degrading short channel characteristics are suggested to minimize the relative variations and the mismatch of the drain currents. © 2016 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). [http://dx.doi.org/10.1063/1.4941351]

Random dopant fluctuation (RDF) is one of the significant variability problems in the nanoscale field-effect transistors (FETs).<sup>1-3</sup> Even non-planar MOSFETs such as FinFETs and gate-all-around (GAA) Si nanowire FETs suffer from the fluctuations of short channel characteristics and on/off-state currents as discrete dopants implanted at highly-doped source/drain (S/D) regions penetrate into the S/D extension and the channel regions.<sup>4-6</sup>

Recently, the nanoscale FETs adapting steep junction gradients  $(L_j)$  and lightly-doped underlap structure are suggested to minimize gate-induced drain leakage and short channel degradation, and to improve AC performance by reducing parasitic capacitances.<sup>7,8</sup> Especially, GAA Si nanowire FETs have great potential to enable short channel immunity and DC/AC performance enhancement by encircling all around the channel under 7-nm regime.<sup>9</sup> Therefore, the analysis for RDF effects to GAA Si nanowire FETs with different  $L_j$  values is significant to provide the device design guideline to optimize both DC/AC performance and variability concerns.

In this work, the RDF effects induced by highly-doped S/D regions of Si nanowire FETs with different diameters  $(D_{NW})$  and  $L_j$  values were investigated in terms of the drain currents  $(I_{ds})$  in both linear and saturation regimes. Variability origins of the  $I_{ds}$  were analyzed by comparing correlations of the  $I_{ds}$  with threshold voltages  $(V_{th})$  and S/D parasitic resistances  $(R_{sd})$ . We also investigated the mismatch of the  $I_{ds}$  between source-drain and drain-source bias change to consider the interchangeability between source and drain terminals.

GAA Si nanowire FETs were simulated using Sentaurus TCAD<sup>10</sup> by solving drift-diffusion (DD) equations coupled to Poisson and carrier continuity equations self-consistently. Density-gradient model was also adapted to consider quantum confinement effects inside the nanowire channels due

2158-3226/2016/6(1)/015318/7

to its shorter computation time compared to Schrodinger equations for variability study. Impurity scattering, velocity saturation, and surface roughness scattering were also considered using three basic mobility models: Philips unified mobility model, Canali model, and Lombardi model, respectively, which were equivalent to the previous RDF study.<sup>6</sup> All the n-type nanowire FETs had the same arsenic doping concentrations of  $10^{20}$  cm<sup>-3</sup> at the S/D regions with the fixed length ( $L_{sd}$ ) of 5 nm. Nanowire channels were lightly-doped with boron of  $10^{16}$  cm<sup>-3</sup> to concentrate on the impact of arsenic discrete dopants on the RDF effects.<sup>11</sup> All the nanowire FETs had the same physical gate length ( $L_{gate}$ ) of 20 nm, SiO<sub>2</sub> thickness ( $t_{ox}$ ) of 1 nm, and S/D extension lengths ( $L_{EXT}$ ) of 6 nm. RDF effects were analyzed using the nanowire FETs with different  $D_{NW}$  values of 5 and 9 nm, and different  $L_j$  values of 0.5, 1.5, and 2.0 nm/dec which were possible to be formed at single-crystal Si material<sup>12</sup> or at multi-gate structure.<sup>13</sup> Device structure and doping profiles of the simulated nanowire FETs were specified in Fig. 1.

RDF effects were investigated using Sano model, adapting long-range and short-range Coulomb potentials separately to consider DD transport and Coulomb scattering, respectively.<sup>14</sup> Screening factor is defined as  $2 \times N^{1/3}$ , where N is arsenic doping concentration. Because all the nanowire channels were lightly-doped with boron, only the arsenic dopants were randomized. The number of samples for RDF study was 250 for each  $D_{NW}$  and  $L_i$ . Gate voltage ( $V_{gs}$ ) was applied from 0 to 1 V, whereas drain voltage ( $V_{ds}$ ) was applied at 0.05 and 0.7 V in the linear and saturation regimes, respectively. Source and drain terminals were interchanged and indicated as forward-bias (source-referenced) and reverse-bias (drain-referenced) conditions. Linear on-currents ( $I_{ds,lin}$ ) were measured at  $V_{ds}$  of 0.05 V, and saturation on-currents ( $I_{ds,sat}$ ) were measured at  $V_{ds}$  of 0.7 V.  $V_{th}$  values were extracted using the constant current method at  $I_{th} = W_{eff}/L_{gate} \times 10^{-8}$ , where  $W_{eff}$  is the perimeter of nanowire channel  $(W_{eff} = D_{NW} \times \pi)$ .  $R_{sd}$  values were extracted using Y-function technique,<sup>15</sup> applicable to the nanowire FETs with  $D_{NW}$  smaller than 10 nm due to volume inversion effects neglecting surface roughness scattering within the channel regions in the inversion regimes.<sup>16</sup> One example for transfer characteristics and Y-function curves of the nanowire FETs with the  $D_{NW}$  of 5 nm and the  $L_i$  of 0.5 nm/dec in the forward-bias condition was shown in Fig. 2. Y-functions satisfied the linearity conditions in the strong inversion regime, which were valid to extract  $R_{sd}$  of the nanowire FETs effectively.

Figure 3 showed the average values of  $V_{th}$  for the nanowire FETs with different  $D_{NW}$  and  $L_j$  at  $V_{ds}$  of 0.05 and 0.7 V. As  $L_j$  increased, the number of S/D dopants penetrating into the channel regions increased, thus decreasing  $V_{th}$  values.  $V_{th}$  changes for different  $L_j$  was smaller for the  $D_{NW}$  of 5 nm than for the  $D_{NW}$  of 9 nm because the nanowire FETs with smaller  $D_{NW}$  had greater gate-to-channel controllability. Although  $V_{th}$  variation increased as  $D_{NW}$  or  $L_j$  increased, the maximum standard deviation of  $V_{th}$  was negligibly small as 2.5 mV.

Figure 4 showed the relative variations of  $I_{ds,lin}$  and  $I_{ds,sat}$  of the nanowire FETs with  $D_{NW}$  of 5 and 9 nm. Relative variations were calculated as the standard deviations divided by the averages. Standard deviations of the  $I_{ds}$  increased as  $D_{NW}$  or  $L_i$  increased, similar to the RDF study for the



FIG. 1. Device structure and doping profiles of the nanowire FETs with different diameters ( $D_{NW}$ ) of 5 and 9 nm and junction gradients ( $L_j$ ) of 0.5, 1.5, and 2.0 nm/dec.



FIG. 2. One example for transfer characteristics at drain voltages of 0.05 and 0.7 V and Y-function curves of the nanowire FETs with  $D_{NW}$  of 5 nm and  $L_j$  of 0.5 nm/dec.

 $D_{NW}$  and  $L_{EXT}$  splits.<sup>6</sup> The nanowire FETs with the  $D_{NW}$  of 5 nm showed greater relative variations of  $I_{ds,sat}$  than did those with the  $D_{NW}$  of 9 nm, following Pelgrom's law; greater relative variations of DC performance as the gate lengths or widths of planar MOSFETs decreased.<sup>17</sup> The relative variations of  $I_{ds,lin}$  were within the range below 9 % for all  $V_{gs}$  values, significantly smaller than the relative variations of  $I_{ds,sat}$ . Slightly-increased relative variations of  $I_{ds}$  at off-state for larger  $D_{NW}$ or greater  $L_j$  were due to less gate-to-channel controllability and more number of arsenic dopants permeating into the channel regions, respectively. Increased mismatch of the  $I_{ds,lin}$  at off-state for the  $D_{NW}$  of 5 nm and the  $L_j$  of 2.0 nm/dec was because some nanowire FETs had extremely-short undoped channel regions at the edge of source or drain terminals, thus even the  $V_{ds}$  of 0.05 V under high gate-to-channel controllability affected  $I_{ds,lin}$  at off-state differently between forwardand reverse-bias conditions. But the significant viewpoint was that shorter  $L_j$  of the nanowire FETs induced greater relative variations of  $I_{ds,sat}$ , indicated as the shaded regions in Fig. 3(b).

The nanowire FETs with the  $L_j$  of 0.5 nm/dec had high potential barriers ( $\Phi_B$ ) in the sourceside extension regions even at on-state, obeying thermionic-emission (TE) mechanism as shown in Fig. 5. TE currents are exponentially proportional to the  $\Phi_B$ .<sup>18</sup> The  $\Phi_B$  values of the nanowire FETs with the  $L_j$  of 0.5 nm/dec having the smallest and greatest  $I_{ds,sat}$  were 55 and 16 meV, respectively, whereas the maximum  $\Phi_B$  value of the nanowire FETs with the  $L_j$  of 2.0 nm/dec was 19 meV, which was smaller than the thermal energy (25 meV) at room temperature (300 K). Thus, electrons



FIG. 3. Average values of  $V_{th}$  for the Si nanowire FETs with different  $D_{NW}$  and  $L_i$  in both linear and saturation regimes.



FIG. 4. Relative variations of the drain currents ( $I_{ds,lin}$ ,  $I_{ds,sal}$ ) for the nanowire FETs with all different  $D_{NW}$  and  $L_j$  in (a) linear and (b) saturation regimes. Forward- and reverse-bias conditions were specified as the closed and open symbols, respectively. Shaded regions in (a) indicated the total relative variations of  $I_{ds,lin}$ , whereas those in (b) indicated that shorter  $L_j$  induced greater relative variations of  $I_{ds,sal}$ .



FIG. 5. Conduction energy band diagrams at the center of nanowire FETs with the  $D_{NW}$  of 5 nm and the  $L_j$  of 0.5 and 2.0 nm/dec at on-state condition as the nanowire FETs had the greatest (black) and smallest (red)  $I_{ds,sat}$  in the reverse-bias condition.

015318-5 Yoon et al.

in the nanowire FETs with the  $L_j$  of 2.0 nm/dec move from source to drain regions freely without being impeded by the  $\Phi_B$  at on-state. The relative variations of  $I_{ds,sat}$  for the  $L_j$  of 2.0 nm/dec were determined by the lateral field near the drain regions, indicated as the shaded regions in the bottom of Fig. 5. The nanowire FET with the  $L_j$  of 2.0 nm/dec having the greatest  $I_{ds,sat}$  had higher later field than that having the smallest  $I_{ds,sat}$ . But the relative variations of  $I_{ds,sat}$  for the  $L_j$  of 0.5 nm/dec showed similar lateral fields near the drain regions between the greatest and the smallest  $I_{ds,sat}$ .

These explanations were verified by investigating the variability origins of  $I_{ds,sat}$  in the inversion regimes, as shown in Fig. 6. Correlation coefficients ( $\rho$ ) were calculated using Spearman's correlations.<sup>5</sup> As the  $L_j$  increased from 0.5 to 2.0 nm/dec, the variations of  $I_{ds,sat}$  were much correlated with the variations of  $R_{sd}$  but less correlated with the variations of  $V_{th}$ . For the  $L_j$  of 0.5 nm/dec, both  $I_{ds,sat}$  as well as  $V_{th,sat}$  were determined by the  $\Phi_B$  in the source-side extension regions. For the  $L_j$  of 2.0 nm/dec, on the other hand, highly-doped S/D extension regions reduced the  $\Phi_B$  and instead affected the lateral field near the drain regions as shown in Fig. 4. Because the lateral field was reduced by  $R_{sd}$ , the variations of  $R_{sd}$  induced the variations of  $I_{ds,sat}$  for the  $L_j$  of 2.0 nm/dec greatly. The nanowire FETs with the  $D_{NW}$  of 9 nm and  $L_j$  of 1.5 and 2.0 nm showed similar correlations of  $I_{ds,sat}$  with  $V_{th,sat}$  and  $R_{sd}$ , different from those with the  $D_{NW}$  of 5 nm. As the  $D_{NW}$  increased from 5 to 9 nm, smaller gate-to-channel controllability induced much drain-induced barrier lowering (DIBL) effects, reducing  $\Phi_B$  and correlations of  $I_{ds,sat}$  with  $V_{th,sat}$  for  $L_j$  of both 1.5 and 2.0 nm/dec.

Figure 7 showed the  $I_{ds,sat}$  mismatch of the nanowire FETs with  $D_{NW}$  of 5 and 9 nm. The mismatch was calculated as difference of the  $I_{ds,sat}$  between forward- and reverse-bias conditions divided by the  $I_{ds,sat}$  in the forward-bias condition. The mismatch values were greater for smaller



FIG. 6. Spearman correlation coefficients of  $I_{ds,sat}$  with  $V_{th,sat}$  and  $R_{sd}$  for the nanowire FETs with  $D_{NW}$  of (a) 5 nm and (b) 9 nm.



FIG. 7. Mismatch of the  $I_{ds,sat}$  between forward- and reverse-bias conditions for the nanowire FETs with  $D_{NW}$  of 5 and 9 nm.

 $D_{NW}$  or shorter  $L_j$ , especially in the inversion regimes. The  $I_{ds,sat}$  mismatch was induced by difference of the arsenic doping concentrations between source- and drain-side extension regions.  $\Phi_B$  was affected by the doping concentrations at the source-side extension regions only, whereas  $R_{sd}$  was affected by the doping concentrations at any side of the extension regions. For the  $D_{NW}$  of 9 nm, DIBL effects lowered the  $\Phi_B$  at on-state, thus the  $\Phi_B$  values between source- and drain-side extension regions were not much different compared to those for the  $D_{NW}$  of 5 nm. For the longer  $L_j$ , because the  $I_{ds,sat}$  were affected by  $R_{sd}$  rather than  $\Phi_B$ , the  $I_{ds,sat}$  mismatch of the nanowire FETs decreased. Thus, in terms of the relative variations and the  $I_{ds,sat}$  mismatch, the nanowire FETs with relatively-larger  $D_{NW}$  and longer  $L_j$  were promising to minimize the variability problems.

RDF effects of the GAA Si nanowire FETs were investigated in terms of different  $D_{NW}$  and  $L_j$  splits. Relative variations of  $I_{ds,sat}$  at on-state increased with decreasing the  $D_{NW}$  or the  $L_j$  due to Pelgrom's law and TE mechanism, exponentially-proportional to the  $\Phi_B$ , respectively. Because of this physical phenomena, the variations of  $I_{ds,sat}$  were more correlated with the variations of  $V_{th,sat}$  but less correlated with the variations of  $R_{sd}$  as the  $L_j$  decreased. The  $I_{ds,sat}$  mismatch between forward- and reverse-bias conditions increased as the  $D_{NW}$  or the  $L_j$  decreased because the  $\Phi_B$  depended greatly on the doping concentrations at the source-side extension regions only. Therefore, the nanowire FETs with larger  $D_{NW}$  and longer  $L_j$  enough to maintain short channel immunity were promising to minimize the variability and mismatch problems.

## ACKNOWLEDGMENTS

This research was supported by the Ministry of Science, ICT and Future Planning (MSIP), Korea, under the "ICT Consilience Creative Program" (IITP-2015-R0346-15-1007) supervised by the Institute for Information and Communications Technology Promotion (IITP), and also supported by IC Design Education Center (IDEC).

- <sup>1</sup> M. F. Bukhori, S. Roy, and A. Asenov, IEEE Trans. Electron Devices 57, 795 (2010).
- <sup>2</sup> G. Leung and C. O. Chui, IEEE Electron Device Lett. 33, 767 (2012).
- <sup>3</sup> S. Markov, B. Cheng, and A. Asenov, IEEE Electron Device Lett. **33**, 315 (2012).

- <sup>5</sup> K. Nayak, S. Agarwal, M. Bajaj, K. V. R. M. Murali, and V. R. Rao, IEEE Trans. Electron Devices 62, 685 (2015).
- <sup>6</sup> J.-S. Yoon, T. Rim, J. Kim, K. Kim, C.-K. Baek, and Y.-H. Jeong, Appl. Phys. Lett. 106, 103507 (2015).
- <sup>7</sup> P. Kerber, Q. Zhang, S. Koswatta, and A. Bryany, IEEE Electron Device Lett. 34, 6 (2013).
- <sup>8</sup> J.-S. Yoon, E.-Y. Jeong, C.-K. Baek, Y.-R. Kim, J.-H. Hong, J.-S. Lee, R.-H. Baek, and Y.-H. Jeong, IEEE Electron Device Lett. 36, 994 (2015).
- <sup>9</sup> D. Yakimets, G. Eneman, P. Schuddinck, T. H. Bao, M. G. Bardon, P. Raghavan, A. Veloso, N. Collaert, A. Mercha, D. Verkest, A. V.-Y. Thean, and K. D. Meyer, IEEE Trans. Electron Devices **62**, 1433 (2015).

<sup>&</sup>lt;sup>4</sup> M. Uematsu, K. M. Itoh, G. Mil'nikov, H. Minari, and N. Mori, Tech. Dig. Int. Electron Devices Meet. (2012) pp. 709–712.

015318-7 Yoon et al.

<sup>10</sup> Synopsys, Sentaurus Device User Guide (Mountain View, CA, 2013).

- <sup>11</sup> J.-P. Colinge, FinFETs and Other Multi-gate Transistors (Springer-Verlag, New York, NY, USA, 2008).
- <sup>12</sup> J. C. Ho, R. Yerushalmi, Z. A. Jacobson, Z. Fan, R. L. Alley, and A. Javey, Nature Mater. 7, 62 (2008).
  <sup>13</sup> K.-W. Ang, J. Barnett, W.-Y. Loh, J. Huang, B.-G. Min, P. Y. Hung, I. Ok, J. H. Yum, G. Bersuker, M. Rodgers, V. Kaushik, S. Gausepohl, C. Hobbs, P. D. Kirsch, and R. Jammy, Tech. Dig. Int. Electron Devices Meet. 837-840 (2011).
- <sup>14</sup> N. Sano, K. Matsuzawa, M. Mukai, and N. Nakayama, Microelectron. Reliab. 42, 189 (2002).
- <sup>15</sup> R.-H. Baek, C.-K. Baek, S.-W. Jung, Y. Y. Yeoh, D.-W. Kim, J.-S. Lee, D. M. Kim, and Y.-H. Jeong, IEEE Trans. Nanotechnol. 9, 212 (2010).
- <sup>16</sup> S.-H. Lee, C.-K. Baek, S. Park, D.-W. Kim, D. K. Sohn, J.-S. Lee, D. M. Kim, and Y.-H. Jeong, IEEE Electron Device Lett. 33, 1348 (2012).
- <sup>17</sup> M. J. M. Pelgrom, A. C. J. Duinmaijer, and A. P. G. Welbers, IEEE J. Solid-State Circuits 24, 1433 (1989).
- <sup>18</sup> S. M. Sze and K. K. Ng, *Physics of Semiconductor Devices* (John Wiley & Sons, Inc., New Jersey, NJ, USA, 2007).