



## Response to "Comment on 'Assessment of field-induced quantum confinement in heterogate germanium electron-hole bilayer tunnel field-effect transistor" [Appl. Phys. Lett. 106, 026102 (2015)]

J. L. Padilla, C. Alper, F. Gámiz, and A. M. Ionescu

Citation: Applied Physics Letters **106**, 026103 (2015); doi: 10.1063/1.4905866 View online: http://dx.doi.org/10.1063/1.4905866 View Table of Contents: http://scitation.aip.org/content/aip/journal/apl/106/2?ver=pdfcov Published by the AIP Publishing

Articles you may be interested in

Comment on "Assessment of field-induced quantum confinement in heterogate germanium electron-hole bilayer tunnel field-effect transistor" [Appl. Phys. Lett. 105, 082108 (2014)] Appl. Phys. Lett. **106**, 026102 (2015); 10.1063/1.4905865

Impact of field-induced quantum confinement on the onset of tunneling field-effect transistors: Experimental verification Appl. Phys. Lett. **105**, 203507 (2014); 10.1063/1.4902117

Assessment of field-induced quantum confinement in heterogate germanium electron–hole bilayer tunnel fieldeffect transistor Appl. Phys. Lett. **105**, 082108 (2014); 10.1063/1.4894088

Tensile strained Ge tunnel field-effect transistors: k·p material modeling and numerical device simulation J. Appl. Phys. **115**, 044505 (2014); 10.1063/1.4862806

Modeling of a vertical tunneling graphene heterojunction field-effect transistor Appl. Phys. Lett. **101**, 033503 (2012); 10.1063/1.4737394



This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to IP: 128.179.164.84 On: Thu, 29 Jan 2015 16:08:53



## Response to "Comment on 'Assessment of field-induced quantum confinement in heterogate germanium electron-hole bilayer tunnel field-effect transistor" [Appl. Phys. Lett. 106, 026102 (2015)]

J. L. Padilla,<sup>1,a)</sup> C. Alper,<sup>1</sup> F. Gámiz,<sup>2</sup> and A. M. Ionescu<sup>1</sup> <sup>1</sup>Nanoelectronic Devices Laboratory, École Polytechnique Fédérale de Lausanne, Lausanne CH-1015, Switzerland <sup>2</sup>Departamento de Electrónica y Tecnología de los Computadores, Universidad de Granada, Avda. Fuentenueva s/n, 18071 Granada, Spain

(Received 27 November 2014; accepted 31 December 2014; published online 15 January 2015)

[http://dx.doi.org/10.1063/1.4905866]

In our letter,<sup>1</sup> we demonstrated that the inclusion of field-induced quantum confinement in the analysis of the Ge Electron-Hole Bilayer Tunnel Field-Effect Transistor (EHBTFET) led to the appearance of undesired lateral tunneling which degraded the so far reported outstanding switching behavior of these devices.<sup>2</sup> We showed that a heterogate configuration (HG-EHBTFET) with different workfunctions for the overlap and underlap sections of the top gate,  $\phi_{tg1}$  and  $\phi_{tg2}$ , respectively (see Fig. 1(c) in Ref. 1), proved to be appealingly efficient to suppress this parasitic tunneling at  $V_{\rm D} = 0.5$  V and restore the steepness of the  $I_{\rm D}$  –  $V_{\rm TG}$  curves. The main point of the comment raised by Hsu et  $al.^3$  was to elucidate the potential drawbacks that the proposed work function difference might cause at low drain voltages. They showed that no deleterious effects arise in that scenario by analyzing the electron eigenenergy difference for the first subbands in the overlap and underlap regions,  $\Delta E$ , for  $V_{\rm D} < 0.5 \,\rm V$  and concluded that a heterogate configuration is also quite advisable at low  $V_{\rm D}$ . Furthermore, they showed (Fig. 1(b) in Ref. 3) that there exists an optimized value of  $\phi_{tg2}$  for which  $\Delta E$  turns out to be approximately independent of  $V_{\rm D}$ . Our response seeks to explain the interesting behavior of the  $\Delta E(V_D)$  curves depicted in Fig. 1(b) of the comment by Hsu et al.<sup>3</sup> for better understanding of the effect that heterogate configuration has on the performance of these devices. The results herein presented were obtained employing the simulation approach used in our original letter<sup>1</sup> with the device structure considered by Hsu *et al.*<sup>3</sup>

First, the increasing behavior of  $\Delta E$  at very low  $V_D$  for  $\phi_{tg2} = 4.3 \text{eV}$  (Ref. 3) is due to the tighter control that the drain exerts over the first electron subband in the overlap,  $E_{e1,OL}$  compared to that in the underlap,  $E_{e1,UL}$ , as seen in Fig. 1 where we plot the derivative of  $E_{e1}$  with respect to  $V_D$ . Second, the almost constant behavior of  $\Delta E$  for  $\phi_{tg2} = 4.2 \text{eV}$  (Ref. 3) follows from the similar pattern of the  $E'_{e1}(V_D)$  curves in both regions. Third, the saturation of the decreasing pattern of  $\Delta E$  observed for  $\phi_{tg2} = 4.1 \text{eV}$  (Ref. 3) that starts at  $V_D \approx 0.18 \text{V}$  comes from the depinning of  $E_{e1,UL}$ . As displayed in the inset, we can estimate the point at which this depinning takes place by means of the maximum



FIG. 1. First derivative and second derivative (inset) of the energy of the first subbands for electrons as a function of the drain voltage in both overlap and underlap regions corresponding to the structure depicted in Fig. 1(a).<sup>3</sup>

of second derivative<sup>4</sup> of  $E_{e1}(V_D)$  and confirm that it occurs at a value of  $V_D = 0.18$ V. For  $V_D > 0.18$ V the depinning implies that the top gate recovers the control over  $E_{e1,UL}$  and therefore when we increase  $\phi_{tg2}$  by 0.2 eV from 4.1 to 4.3 eV,  $\Delta E$  behaves practically likewise (Fig. 1(b) in Ref. 3).

This response complements the pertinent comment by Hsu *et al.*<sup>3</sup> reinforcing the HG-EHBTFET reliability at low drain voltages and provides an explanation for the observed behavior of the eigenenergy difference between the first bound states for electrons in the overlap and underlap regions when increasing  $\phi_{tg2}$ .

0003-6951/2015/106(2)/026103/1/\$30.00

106, 026103-1

<sup>&</sup>lt;sup>1</sup>J. L. Padilla, C. Alper, F. Gamiz, and A. M. Ionescu, Appl. Phys. Lett. **105**, 082108 (2014).

<sup>&</sup>lt;sup>2</sup>L. Lattanzio, L. De Michielis, and A. M. Ionescu, IEEE Electron Device Lett. **33**, 167 (2012).

<sup>&</sup>lt;sup>3</sup>W. Hsu, J. Mantley, L. F. Register, and S. K. Banerjee, Appl. Phys. Lett. **106**, 026102 (2015).

<sup>&</sup>lt;sup>4</sup>J. L. Padilla, F. Gamiz, and A. Godoy, IEEE Trans. Electron Devices **59**, 3205 (2012).

<sup>&</sup>lt;sup>a)</sup>Electronic mail: jose.padilladelatorre@epfl.ch