# On the time-dependent transport mechanism between surface traps and the 2DEG in AlGaN/GaN devices

G. Longobardi, Member, IEEE, F. Udrea, Member, IEEE

Abstract—The physical mechanisms involved in the trapping and de-trapping processes associated to surface donor traps in GaN transistors are discussed in this work. The paper challenges the conventional transient techniques adopted for extrapolating the trap energy level via experiments and TCAD simulations. Transient TCAD simulations were employed to reproduce the time-dependent electrical behavior of a Metal-on-Insulator Field-Effect-Transistor (MISFET) and explain the influence of the electric field and energy barrier on the transient time associated to the trapping and de-trapping mechanisms of surface traps. The comparison between three test-structures and the relative variation of the trapping and de-trapping times with the bias and trap parameters leads to the suggestion of a proposed teststructure and bias configuration to accurately extrapolate the energy level of surface traps in GaN transistors.

*Index Terms*—Gallium Nitride (GaN), Metal-on-Insulator Field-Effect-Transistors, donor traps.

#### I. INTRODUCTION

ALLIUM NITRIDE transistors have superior physical Groperties such as high electron mobility in the channel (up to 2000  $\text{cm}^2/(\text{V}\cdot\text{s})$ ), high electron density in the twodimensional electron gas, 2DEG (~ 1×1013 cm<sup>-2</sup>), and high critical electric field (3 MV/cm) if compared to their silicon counterparts. These properties make GaN very appealing for the fabrication of high voltage devices in the 600V-1.2kV range [1, 2]. It is widely recognized that donor-like traps are present at the surface of GaN-based transistors and their change in occupancy with the bias affects the electrical performance of such devices [3-6]. Information on trap states such as trap concentration, energy level, and cross section are essential to predict both the robustness and the electrical behavior of the power HEMT in a switching event in a specific power application. This is because these quantities affect the trapping and de-trapping time constants, thus influencing the time-response of the device during the switching or transient state [7]. Based on the knowledge in trap characterization acquired for other semiconductors (e.g. Silicon and Gallium Arsenide), several techniques have been used for GaN-based devices in order to extrapolate the traprelated quantities mentioned above [8-11]. Some of the most followed methods are based on capacitance measurements [11, 12] and transient response of the drain current to an applied stress [4, 10, 13]. These measurements directly correlate the outcome of the experiments to a trap response and characterize the trap states accordingly. Often, such measurements are carried out independently without being corroborated. In this paper, the authors demonstrate via extensive electrical characterization based on transfer characteristics, capacitance and transient analysis that this is not always accurate, and the accuracy and the quality of the analysis could be significantly improved if these techniques are cross-coupled. A detailed analysis on how the outcome of the trap-characterization techniques could be wrongly interpreted due to other mechanisms occurring in the device is performed in this paper via the study of a specifically designed MISFET test structure. The analysis is carried out by means of experiment and TCAD simulations and focuses on the dynamics of trap-states at the surface of the device (i.e. at the interface between the first passivation layer and the top active layer of the structure).

#### II. THE METHOD

## A. Device cross section

The cross section of the device measured and analyzed is schematically reproduced in Fig. 1 (a). The device is based on a GaN on silicon (GaN-on-Si) technology. Details of the process can be found in [14]. The attention of this work is focused on the top layers of the devices formed by a SiN-GaN-AlGaN-GaN sequence of layers. The top SiN layer is a Low-Pressure Chemical Vapor Deposition (LPCVD) grown passivation layer. The 2DEG forms at AlGaN-GaN interface as highlighted in the cross sections of Fig. 1. The interface between the SiN and GaN-cap layer will be referred to as surface and the charge dynamic of both free carriers and trap states present at this surface will be discussed in this work. The gate length of the test-structure in Fig. 1(a) is as long as 76 µm. This allows for a more precise evaluation of the charge and states at the surface. It is worth mentioning that in a standard power HEMT the passivation layer extends along the source-to-gate and gate-to-drain distances only (i.e. the gate metal lies on top of the GaN-cap), and the gate length is shorter (1-2  $\mu$ m). Fig.1(b) shows the cross section of large area HEMT ( $L_g = 76 \,\mu m$ ) with a Schottky gate. The structure in Fig. 1(c) represents a hypothetical large area MISFET used in TCAD simulations where the source and drain terminals contact directly the 2DEG without a contact to the GaN-cap-SiN surface and (d) a hypothetical short-gate MISFET ( $L_g = 5$ µm) used in simulations where the contacts to the 2DEG and the surface are made through highly doped N-wells extended directly under the gate oxide, as in a conventional MOSFET. One should note from Fig.1 that the devices analyzed are normally-on (i.e. the threshold voltage, Vth, is negative).



Fig. 1 (a) Cross-section of a fabricated large gate area MISFET; (b) Crosssection of a large gate area HEMT (c) Cross-section of a large area MISFET used in TCAD simulations where the source and drain terminals contact directly the 2DEG without a contact to the GaN-cap- SiN surface; (d) Cross-section of a short-gate MISFET used in simulations where the contacts to the 2DEG and the surface are made through highly doped Nwells extended under the gate oxide as in a conventional MOSFET.



Fig. 2 Step signal applied on the gate for the transient analyses. Every step has 1 V amplitude and it is kept for 10 ks. The V<sub>ds</sub> is kept constant at 0.1 V. Emission from trap states is observed when applying gate voltage steps from 0 V to -9 V. Capture from trap states is observed when applying gate voltage steps from -9 V to 0 V.

## B. Measurement techniques

Three different measurement approaches performed on the test structure in Fig. 1 (a) were combined: (i) DC transfer characteristics ( $I_dV_g$ ); (ii) Transient response of the drain current to an applied  $V_g$  step; (iii) Multi- frequency and multi-temperature gate capacitance vs gate voltage ( $C_{gg}V_g$ ). In all the experimental set-ups the substrate is grounded and given that the 2DEG is at very low potential (between the grounded source and the 100 mV applied to the drain), the traps in the GaN buffer and the transition layers under the 2DEG do not play any significant role. This technique is therefore used to study solely the surface traps.

were used to perform the electrical characterization according to the following details and measurement set-ups:

## 1) DC transfer characteristics: $I_d V_g$

Transfer characteristics were measured by sweeping the gate bias and keeping the drain voltage at 0.1 V. Both forward (from negative to positive bias) and reverse (from positive to negative bias) sweeps were performed.

#### 2) Transient drain current

The drain current was monitored over time following a 1 V step applied to the gate with a potential of 100 mV applied to the drain terminal. As shown in Fig. 2, the current was monitored over 10 ks for each step of 1 V amplitude from 0 V to -9 V and back from -9 V to 0 V.

3) Multi frequency gate capacitance vs gate voltage:  $C_{gg}V_g$ The gate capacitance was measured as function of V<sub>g</sub> at the frequencies 10 kHz, 100 kHz, 1 MHz. Source and drain contacts were connected together to a zero voltage power supply. The same study was performed at T= 35, 45, and 75° C.

## C. TCAD model

A TCAD model was built in Sentaurus (by Synopsys) in order to validate the hypothesis made based on experimental results. A positive fixed sheet charge equal to  $9 \times 10^{12}$  cm<sup>-2</sup> was included at the AlGaN/GaN interface to take into account the piezopolarization effect in III-nitride materials. Bulk acceptor traps were included with a concentration of  $1 \times 10^{17}$  at an energy level 0.9 eV from the valence band. This value is consistent with those reported in other publications [15, 16] and has shown no influence on the surface traps dynamics studied in this work, given the low voltage applied to the structure in this analysis. Acceptor-like traps were also included in the AlGaN barrier layer both as a uniform concentration and as discrete states. Defects in this layer are in fact often present and responsible of leakage paths from the 2DEG to the surface and vice-versa. The uniform concentration included was  $1 \times 10^{15}$  at an energy level 0.9 eV from the valence band. Discrete trap levels were included in the deck to simulate the influence of trap-to-trap tunneling, where each trap state is coupled via tunneling to the next adjacent one. The energy level considered for these discrete states was 1.9 eV from the mid bandgap, which is consistent with the value estimated in [17]. A uniform distribution in energy of surface donors was included at the SiN/GaN interface. Details of the values considered for these donor traps are discussed in the following sections.

## III. TRANSFER CHARACTERISTICS

The measured  $I_dV_g$  for the test-structure in Fig.1(a) is shown in Fig. 3. The relatively high negative value of the threshold voltage ( $V_{th} = \sim -27$  V) is due to the fact that the thickness of the SiN layer underneath the gate metal is that of the first passivation layer in the drift region of the conventional HEMT. This passivation layer is much thicker than the gate insulator of a normally-off insulated-gate GaN MISFET, hence the high negative V<sub>th</sub>. It is however worth noting that while the specific results presented here concern a normallyon device with a high threshold voltage, the analysis is also applicable to normally-on devices with lower threshold voltage or normally-off devices. In Fig. 3 one can clearly note that a strong hysteresis is present between the forward and reverse sweeps. The authors demonstrated in [18, 19] that this hysteresis is associated to the trapping of electrons by surface donor states during the forward sweep and to the de-trapping of electrons during the reverse sweep with an associated detrapping time constant longer than the sweeping time. Figure 3 also shows the IdVg performed on an equivalent large area HEMT structure (without SiN layer underneath the gate electrode as in Fig. 1(b)). No hysteresis or other trap-related signs are present in the HEMT for the same current level, indicating that the MISFET IdVg is capturing the signature of surface traps between the SiN and the cap layer. Transient TCAD simulations with sequent ramps of 100mV/0.1s reproducing the measurement step size were performed to validate this hypothesis. Fig. 4 shows the results of this analysis. One can note that transient simulations allowed to match both the plateau characteristic of the forward sweep and hysteresis present in the measured transfer characteristics. The voltage range of the I<sub>d</sub>V<sub>g</sub> where the current stays constant with the  $V_g$  (~ -10 V to ~ 0 V) is associated to a change in occupancy of the donor states [18]. Following a forward sweep from -30 V to +20 V, the donors are 100% empty (i.e. ionized) at  $V_g = -10$  V. As  $V_g$  increases, the capture process starts to occur until donor-states get 100% full (i.e. deionized). The opposite emission process takes place during the reverse sweep. This observation is crucial for the following analysis that will focus on the transient response of the drain current to Vg voltage steps in this specific gate bias range where donors change their occupancy (0 V, -9 V). The good agreement between experimental results (Fig. 3) and simulations (Fig. 4) is obtained indicating that the time constants associated to the trapping (i.e. capture) and detrapping (i.e. emission) of electrons from donor-states are fairly estimated. A detailed analysis of the physical mechanisms involved in the capture and emission process is performed in Section IV.

## IV. TRANSIENT DRAIN CURRENT

Transient measurements, as described in section II, were performed for gate biases within the region of change in ionization of donor traps. As shown in Fig. 2, the 1 Vamplitude steps in the direction from 0 V to -9 V were performed to analyze the ionization of donors and therefore the emission process associated to it. Vice versa the gate voltage steps from -9 V to 0 V were applied to monitor and describe the capture of electrons into trap states. For each bias step, the initial voltage is indicated as V<sub>gstart</sub> and the final voltage as V<sub>gstop</sub>. It is worth mentioning that the quantity measured in this experiment is the drain current and therefore the analysis indicates how the emission and capture processes couple with the variation in the drain current. One should also note that the transient measurement technique applied in this work differs from a standard pulsed measurement. In a pulsed measurement with fill pulses the  $\Delta V$  step changes for each step, consequently affecting the variation per step of parameters such as vertical and lateral Electric field that in turn influence the trap ionization and de-ionization times. The pulsed measurement with fill pulses does not represent the measurement routine followed to obtain a 'true' DC transfer characteristics which yielded the curve in Fig. 3. This  $I_dV_g$ shows a noticeable hysteresis that we aim to explain via the proposed transient measurements. Moreover, by waiting 10ks per step we are sure that each transient response provides information on the ionization or de-ionization of traps per voltage. Fig. 5 shows both measured (circles) and simulated (solid lines) drain current over time. In particular, Fig. 5(a) includes the results corresponding to the capture process of electrons by trap-states for two steps -5 V to -4 V and -7 V to -6 V and Fig. 5(b) shows the results for the corresponding emission process (i.e. step bias from -4V to -5V and -6 V to -7 V). As expected, the current decreases over time as electrons are trapped into the donor-states (Fig. 5(a)) and increases over time as a consequence of electron emission from trap states (Fig. 5(b)). The capture and emission time constants for measurements and simulations for each step are also included in Fig. 5. These constants were calculated taking the point of maximum slope of the first derivative of the transient curves.

3



Fig. 3 Measured forward and reverse sweeps  $I_dV_g$  for the test-structure in Fig. 1(a) and 1(b). A strong hysteresis is present between forward and reverse sweeps in the MISFET case suggesting trapping of electrons at the surface.



Fig. 4 Transient TCAD simulations of the transfer characteristics in Fig. 4 The ramp speed is 100 mV/ 0.1 s.

In order to obtain the results as presented in Fig. 5, a uniform



Fig. 5 Measured and simulated transient drain current of the structure in Fig. 1(a) during (a) capture and (b) emission for two different gate bias steps. The gate voltages are stepped by 1 V and monitored for 10 ks according to the step signal in Fig. 2.

donor concentration of 1.5×10<sup>13</sup> cm<sup>-2</sup>eV<sup>-1</sup> within an energy range of 0.32 to 0.52 eV below the conduction band and a cross section 1e<sup>-16</sup>cm<sup>2</sup> was included. Trap-to-trap tunneling and direct tunneling were also activated in the TCAD model. It is worth noting that the duration of the transient - before the current reaches a steady-state condition - depends on the gate bias applied both for emission and capture processes. If one had to follow the classical approach for extrapolating the energy level from an Arrhenius plot, one would obtain two different levels as shown in Fig. 6. The trap energy level extrapolated are in fact 0.55 eV for the -4 V to -5 V step and 0.68 eV for the -6 V to -7 V. This dependence of the energy level on the gate bias level applied is not expected and it does not follow the equations that describe the capture and emission processes, as discussed in the next sections. TCAD simulations were performed to explain this dependence and demonstrate that the time constants extracted depend not only on the capture and emission times from trap-states but also on the physical mechanisms responsible for the movement of carriers from and to trap-states. Capture and emission processes will be discussed separately.

## A. Capture process

The electron capture rate is defined as [20]:

$$\mathbf{R}_{c}^{n} = \boldsymbol{v}_{th} \cdot \boldsymbol{\sigma}^{n} * \mathbf{n} * \boldsymbol{n}_{D}^{empty} \tag{1}$$

Where  $c^n = v_{th} \cdot \sigma^n$  is the electron capture coefficient

(cm<sup>3</sup>/s) and is given by the product of the thermal velocity  $v_{th}$  and the electron capture cross section  $\sigma^n$ ; *n* is the amount of available electrons and  $n_D^{empty}$  is the amount of ionized donors (i.e. empty states).

In other words, how fast electron are captured by trap-states depends not only on the trap-related parameters such as cross section but also on how many free electrons are available. The authors have demonstrated that a uniform donor concentration of  $1.5 \times 10^{13}$  cm<sup>-2</sup>eV<sup>-1</sup> within an energy range of 0.32 to 0.52 eV below the conduction band is able to reproduce the measured time constants [18]. In this work, the authors want to discuss the complete scenario of the physical mechanisms involved in this process and in particular the role of the drain and source contacts on the time constants, ultimately suggesting the appropriate test-structure to consider for surface trap characterization. Fig. 7(a) depicts the capture process in terms of energy levels (conduction band, Fermi level and uniform distribution of donors) in a 3-D coordinate system. In this way, it is easier to visualize the movements of the carriers involved in the capture process along both directions x and y. As stated by Eq. 1, the time required for the electrons to be captured by traps states  $(\tau_c)$  depends on how many free electrons are available.



Fig. 6 Arrhenius plot and energy level extrapolation for the test structure in Fig 1(a) for two different gate bias steps (-4V to -5V and -6V to -7V). One can note that two energy levels (0.68 eV and 0.55 eV from the conduction band are extracted. This result proves inconsistency and the use of the Arrhenius plot for structure 1(a) is therefore inappropriate.

Fig. 8(a) explains the complete set of mechanisms involved in the capture process: the fall-into-trap process (C3) follows or at least depends on the mechanisms of crossing the barrier (C1) and lateral drift from the contacts (C2). The crossing of the barrier (C1) takes into account the thermionic emission, the tunneling from the 2DEG, and the trap-to-trap (T2T) tunneling, hence the three arrows in the figure. The authors demonstrate here via TCAD simulations that the position and the nature of the source and drain contacts significantly affect the capture time. This is done by comparing the results obtained by simulating the structure in Fig. 1(a) and Fig. 1(c). The latter having the source and drain electrodes contacting only the 2DEG and not the surface. The Vg step considered in the study that follows is -5 V to -4 V, unless differently specified. Fig. 8 shows the first result of this analysis by plotting the extrapolated time constant as function of the

AlGaN/GaN energy barrier for the two structures under examination. One can note that the impact of the variation of the barrier height is negligible in the case of surface contacted while it is significant if the surface is not contacted. This can be explained via Fig 7(b) and 7(a). When the surface is not contacted (Fig. 7(b)) the dominant mechanism for providing electrons to the surface is via crossing the barrier (mechanism C1). On the other hand, when the surface is contacted (Fig 7(a)) the lateral drift (mechanism C2) is faster, thus any changes in the barrier height will not affect the capture time.



Fig. 7 Schematic representation of the conduction band and fermi level (at zero bias) and physical mechanisms involved in the transport of electrons (a) from the 2DEG to the traps (capture into traps process) for the structure shown in Fig. 1(a); (b) from the 2DEG to the traps (capture into traps process) for the structure shown in Fig. 1(c) and (d) from the traps into 2DEG (emission to 2DEG process) for the structure shown in Fig. 1(a). The processes C1 and E3 identified the possible mechanisms for electron to 'Cross the barrier': (i) Thermionic Emission, (ii) Direct tunneling, (iii) Trap-to-trap tunneling.

Moreover, in Fig. 8 it is included the comparison of the simulated time constants with the only trap-to-trap (T2T)

mechanism and with any tunneling activated for the structure where only the 2DEG is contacted. As expected, the variation on the barrier height has much more impact in the case of any tunneling activated. An important proof of concept that more than one mechanism is contributing to the overall capture time is obtained by modifying in the input deck of the TCAD simulator the electron capture cross section ( $\sigma^n$ ) of the donor surface traps. Fig. 9 shows the results of these simulations for two different drain biases of 100 mV and 10 V. In both cases,  $\sigma^n$  needs to reach very low values (1×10<sup>-19</sup> cm<sup>2</sup>) to actually have an impact on the capture time. This is due to the fact that for high cross section values (> $1 \times 10^{-19}$  cm<sup>2</sup>) the trap recombination rate is higher (see Eq.1) and therefore the onlytrap-related capture time is very small and negligible with respect to the time associated to crossing the barrier and drifting from the contact. As a consequence, the overall trapping time stays constant after a critical value of the capture cross section, which depends on the drain bias. In fact, a higher drain bias affects both the vertical and lateral electric field in the structure, enhancing processes C1 and C2 and thus reducing the overall capture time (Fig. 9). This is of course with the exception of small enough ( $<1\times10^{-19}$  cm<sup>2</sup>) cross sections where the trap recombination rate is significantly reduced. In this case, processes C1 and C2 have time constants negligible compared to the overall capture time and therefore any further reduction of cross section is directly reflected into an increase of  $\tau_c$ . It is worth mentioning that although the electron concentration at the surface is not very high ( $\approx 2 \times 10^5$ cm<sup>-2</sup>) electrons can be provided by the 2DEG through the short-circuit created by the drain contact between the 2DEG and surface and contribute to the drift process C2. The lateral drift process C2 is responsible for the difference in time constants at different  $V_{gs}$  for the structure 1(a). We also believe that if the surface is not properly contacted (as it should be the case in experiments) we can get closer to the situation of structure 1(b) where other mechanisms such as thermionic emission, tunnelling, and T2T would be the reason why at different gate biases the time constants differ. This is because the barrier and vertical electric field across the barrier is different at different gate biases, thus influencing all these mechanisms. The difference in the capture curves between the experimental and simulated results in Fig. 5(a) could possibly be due to a lateral surface hopping occurring in the structure and providing electrons to the surface, thus accelerating the capture process in experiments. The capture process time constant in fact depends on the number of available electrons in the conduction band as specified by Eq. 1. This dependency is not valid for the emission process, as it will be discussed in the following paragraph. Following this analysis, the authors propose the test structure as drawn in Fig 1(d) to be certain that only the trap-associated time constants are extracted via a transient approach. This would allow to characterize the trap energy level accurately. The advantages of this test structure and analysis over the previous considered are the following:

5

 The gate is much shorter (5 µm) to reduce the lateral drift time. This gate is still larger than in a normal HEMT, but significantly smaller than in the previous test structure.

- N-wells connect the source and drain contacts to the Metalon-Insulator stack of the gate in order to ensure a source of electrons for the surface.
- A higher drain bias (~10 V) is suggested when the gate bias is varied and the transient drain current monitored. This will guarantee a negligible impact of time associated to the electron transport from and to the 2DEG across the AlGaN\GaN barrier on the trapping time.



Fig. 8 Simulated capture time constant as a function of the AlGaN/GaN energy barrier for the structure in Fig. 1(a) - full contact, and the structure in Fig.1 (c) – where only the 2DEG is contacted, with the trap-to-trap (T2T) tunneling activated and without any tunneling.



Fig. 9 Capture time constant as a function of the electron capture cross section for two different biases on the drain terminal (100 mV and 10 V) extracted from simulations of the structure shown in Fig. 1(a).

The capture time was extracted from the simulation of the transient response to the -5 V to -4 V gate step of the suggested test structure (with  $V_d = 10$  V). In Fig. 11 the results of this analysis are plotted for different electron capture cross sections and it is clearly shown that  $\tau_c$  linearly depends on  $\sigma^n$  for any value of  $\sigma^n$ . This demonstrates that no mechanisms other than the trap-related one are affecting  $\tau_c$ .

## B. Emission process

The electron emission rate does not depend on the amount of available carriers as it is for the capture rate but is defined as [20]:

$$R_e^n = e^n * n_D^{\text{full}} \tag{2}$$

Where  $e^n$  is the emission coefficient for electrons (s<sup>-1</sup>) and  $n_D^{full}$  is the amount of full donor-states.

In an equivalent manner as for the capture process of electron by trap-states, the overall emission process, which corresponds to an increase in drain current, depends on three different mechanisms represented in Fig 7(c): (E1) emission from trap states, (E2) lateral movement or drift, (E3) cross of the barrier via tunneling, T2T, and thermionic emissions. When discussing the extrapolation of the energy level of donor-states via Arrhenius plots, it is therefore essential to consider that the time measured is limited by the time associated to the movement of free carriers (E2 and E3 in Fig. 7(c)).



Fig. 10 Capture time constant as a function of the electron capture cross section extracted from simulations of the structure shown in Fig. 1(d). The drain bias is 10V.

As demonstrated for the capture process, the test structure in Fig 1(d) featuring source and drain N-wells extending laterally all the way to the Metal-Insulator gate-stack is ideal to calculate the trap energy level via the Arrhenius plot. The Arrhenius plot was extrapolated for the proposed test structure in Fig. 1(d) where a single level ( $E_t = 0.39 \text{ eV}$ ) donor trap was included at the surface and it is plotted in Fig. 11. The extrapolated energy level corresponds to  $E_t = 0.39 \text{ eV}$  and is the same, independently on the gate bias applied. This proves the validity of the suggested structure and the voltage applied to properly caracterize the energy level of surface traps.

## V.GATE CAPACITANCE

One of the most used techniques in evaluating surface charges and traps is based on Cgg(Vg) measurements at different frequencies and temperatures. Here we show that relatively high frequency  $C_{gg}(V_g)$  measurements do not give an indication of deep traps, as these are too slow to react to the AC signal, but instead, could be used to evaluate the presence of a surface inversion layer. Gate capacitance measurements were performed on the MISFET structure in Fig. 1(a) for three different frequencies: 10 kHz, 100 kHz, and 1 MHz. These are included in Fig. 13. One can clearly note that a step in the  $C_{gg}(V_g)$  is observed for gate voltages above 0 V and that the voltage at which this steps occurs is frequency dependent. In [21] the increase in gate capacitance was associated to the inversion layer formation at the SiN/GaN-cap interface. The accumulation of electrons at the surface forming the inversion layer follows a very similar dynamic to the one of the capture of electrons by trap-states described in Fig. 7 (a). In fact, in order to form an inversion layer, electrons need to be provided at the interface from the 2DEG via the barrier (mechanism C1) and from the contacts via lateral drift (mechanism C2). In order to validate this hypothesis  $C_{gg}(V_g)$  measurements were carried out at increasing temperatures. Fig. 13 shows a zoomin of the inversion layer step in the  $C_{gg}(V_g)$  at f = 100 kHz and T = 25, 45, 75 °C. It is worth noting that the voltage at which the gate capacitance steps up decreases with temperature. This can be explained by simply considering that an increase in temperature enhances the thermionic process, allowing for a faster reaction of electrons to the AC signal.



Fig. 11 Arrhenius plot and energy level extrapolation for the proposed test structure in Fig 1(d) for two different gate bias steps (-4V to -5V and -6V to -7V). One can note that unlike in Fig. 7, the energy levels extracted are the same, proving the validity of this Arrhenius plot.



Fig. 12  $C_{gg}(V_g)$  measurements of the MISFFET structure shown in Fig. 1(a) for f= 10 kHz, 100kHz, and 1MHz. The small-signal frequency dispersion only impacts the AC formation of the inversion layer.

It is important to remember that at the gate biases considered (in the positive range of the gate voltages) where the inversion layer is formed, all the donors traps are fully occupied (i.e., the donors are completely de-ionised), and hence the time constants associated with the emission or capture processes from trap states are irrelevant. Based on the explanation given, one would expect not to have any dependence of the  $C_{gg}(V_g)$ on the frequency if (i) a reservoir of carriers is present in proximity of the surface where the inversion layer forms, and (ii) the time needed for the electrons to travel to the surface is short enough to follow the AC signal. Fig. 14 shows the simulated Cgg(Vg) at 10 KHz and 100 KHz of the MISFET in Fig 1(a) and of the proposed test structure as drawn in Fig. 1(d), where two highly doped N-wells that connect to the source and drain contacts provide a close source of electrons. As expected, no frequency dispersion is present in the case of the structure in Fig. 1(d) compared to the case of the structure of Fig. 1(a) where there is a clear difference between the 10 KHz and 100 kHz capacitance curves, as also observed in the measurements in Fig.12.

## VI. CONCLUSIONS

In this paper we have carried out a detailed experimental and TCAD analysis of the surface traps and charges located at the interface between the top GaN-based layer and the first passivation layer.



Fig. 13 Zoom-in of the measured gate capacitance for temperatures varying from 25  $^\circ$  C to 75  $^\circ$  C at f = 100 kHz.



Fig. 14 TCAD simulations of the gate  $C_{gg}V_g$ ) function of the gate-source voltage for two structures shown in Fig 1(a) and Fig. 1(d). Note that the structure Fig 1(a) shows frequency dispersion in the  $C_{gg}(V_g)$  characteristics, while for the structure shown in Fig 1(d), the 10KHz and 100 kHz curves overlap.

The analysis was carried out using a specially designed MISFET test structure. We have cross-coupled the  $I_dV_g$ transfer characteristics,  $C_{gg}(V_g)$  and long-time transient measurements to determine the exchange mechanisms between donor traps and the 2DEG. We have shown that the Arrhenius plots cannot be used to directly extract the energy levels of the donor traps if, for example, the source of electrons is provided by the 2DEG layer and the electrons have to cross the AlGaN/GaN barrier before reaching the trap states. We have also shown that the emission and capture time constants calculated from measurements using transient techniques depend on (i) surface trap energy levels, (ii) the energy barrier that needs to be overcome by either thermionic emission, direct or trap-to-trap tunneling, and (iii) carrier drift to the contacts. The role of electron transport in the trap dynamics was also discussed in [22, 23] via specifically designed test structures. However, these works, that follow [18], have not built a TCAD model for supporting their findings nor they have suggested an optimum test structure for trap characterisation. We have in fact proposed an alternative MISFET test structure that features a source of electrons at the

surface, in close proximity of the surface traps, which can be used to extract accurately the surface trap levels without being affected by the gate voltage level or by the AlGaN barrier width and height. Finally, we have shown that while relatively high frequency  $C_{gg}(V_g)$  measurements do not provide surface trap information, they can be used to determine the gate threshold voltage at which the surface inversion layer is created. A similar transport mechanism, across the AlGaN barrier is involved in the exchange of electrons between the 2DEG and the surface inversion layer which leads to frequency dispersion in the  $C_{gg}(V_g)$ characteristics. This frequency dispersion no longer exists if the source of electrons is in the close proximity and electrons do not need to cross the AlGaN energy barrier.

## ACKNOWLEDGMENT

The authors would like to acknowledge Stephen Sque, Jeroen Croon, Fred Hurkx, and Jan Šonský from NXP Semiconductors, High Tech Campus 46, 5656 AE Eindhoven The Netherlands for the fruitful discussions that contributed to the findings of this paper.

#### REFERENCES

- I. Masahiro, T. Ueda, T. Tsuyoshi, and D. Ueda, "GaN on Si technologies for power switching devices," *IEEE Transactions on Electron Devices*, vol. 60, pp. 3053-3059, Oct., 2013, 10.1109/TED.2013.2268577.
- [2] T. P. Chow and R. Tyagi, "Wide bandgap compound semiconductors for superior high-voltage unipolar power devices," *IEEE Transactions on Electron Devices*, vol. 41, pp. 1481-1483, Aug., 1994
- [3] B. Jogai, "Free electron distribution in AlGaN/GaN heterojunction fieldeffect transistors," *Journal of applied physics*, vol. 91, pp. 3721-3729, Mar., 2002, 10.1063/1.1452773.
- [4] J. M. Tirado, J. L. Sanchez-Rojas, and J. I. Izpura, "Trapping effects in the transient response of AlGaN/GaN HEMT devices," *IEEE Transactions on Electron Devices*, vol. 54, pp. 410-417, Mar., 2007, 10.1109/TED.2006.890592.
- [5] M. Wespel , M. Baeumler, V. Polyakov , M. Dammann, R. Reiner, R. Quay R, M. Mikulla M, M. Mikulla , and O. Ambacher, "Influence of surface states on the voltage robustness of AlGaN/GaN HFET power devices," *Microelectronics Reliability*, vol. 54, pp. 2656-2661, Dec., 2014, 10.1016/j.microrel.2014.09.016.
- [6] G. Longobardi, F. Udrea, S. Sque, J. Croon, F. Hurkx, and J. Šonský, "Investigation of surface charges and traps in gallium nitride/aluminium gallium nitride/gallium nitride high-voltage transistors via measurements and technology computer-aided design simulations of transfer characteristics of metal–insulator–semiconductor field-effect transistors and high-electron-mobility transistors," *IET Power Electronics*, vol. 8, pp. 2322-2328, 2015, 10.1049/iet-pel.2015.0009.
- [7] R. Vetury, N. Q. Zhang, S. Keller, and U. K. Mishra, "The impact of surface states on the DC and RF characteristics of AlGaN/GaN HFETs," *IEEE Transactions on Electron Devices*, vol. 48, pp. 560-566, Mar., 2001, 10.1109/16.906451.
- [8] M. Meneghini, N. Ronchi, A. Stocco, G. Meneghesso, U. K. Mishra, Y. Pei, and E. Zanoni, "Investigation of trapping and hot-electron effects in GaN HEMTs by means of a combined electrooptical method," *IEEE Transactions on Electron Devices*, vol. 58, pp. 2996-3003, Sept., 2011, 10.1109/TED.2011.2160547.
- [9] E. Miller, X. Dang, H. Wieder, P. Asbeck, E. Yu, G. Sullivan, and J. Redwing, "Trap characterization by gate-drain conductance and capacitance dispersion studies of an AlGaN/GaN heterostructure field-effect transistor," *Journal of applied physics*, vol. 87, pp. 8070-8073, Jun., 2000, 10.1063/1.373499.
- [10] J. Joh and J. A. Del Alamo, "A current-transient methodology for trap analysis for GaN high electron mobility transistors," *IEEE Transactions* on *Electron Devices*, vol. 58, pp. 132-140, Jan., 2011, 10.1109/TED.2010.2087339.

- [11] M. Fagerlind, F. Allerstam, E. Sveinbjörnsson, N. Rorsman, A. Kakanakova-Georgieva, A. Lundskog, U. Forsberg, and E. Janzén, "Investigation of the interface between silicon nitride passivations and AlGaN/AlN/GaN heterostructures by C (V) characterization of metal-insulator-semiconductor-heterostructure capacitors," *Journal of Applied Physics*, vol. 108, pp. 014508(014501-014506), Jul., 2010, 10.1063/1.3428442.
- [12] W. Liu, Y. Chen, A. Balandin, and K. Wang, "Capacitance–voltage spectroscopy of trapping states in GaN/AlGaN heterostructure fieldeffect transistors," *Journal of Nanoelectronics and Optoelectronics*, vol. 1, pp. 258-263, Aug., 2006, 10.1166/jno.2006.212.
- [13] D. Jin and J. A. del Alamo, "Mechanisms responsible for dynamic ONresistance in GaN high-voltage HEMTs," in 2012 24th International Symposium on Power Semiconductor Devices and ICs, pp. 333-336, Jun., 2012, 10.1109/ISPSD.2012.6229089.
- [14] J. Donkers, S. Heil, G. Hurkx, H. Broekman, R. Delhougne, J. Croon, D. Gravesteijn, and J. Šonský, "600V-900V GaN-on-Si process technology for Schottky barrier diodes and power switches fabricated in a standard Si-production fab," in *CS MANTECH Conference*, pp. 259-262, May, 2013
- [15] E. Calleja, F. Sánchez, D. Basak, M. Sanchez-Garcia, E. Munoz, I. Izpura, F. Calle, J. Tijero, J. Sánchez-Rojas, and B. Beaumont, "Yellow luminescence and related deep states in undoped GaN," *Physical Review B*, vol. 55, pp. 4689-4694, Feb., 1997, 10.1103/PhysRevB.55.4689.
- [16] A. Chini, G. Meneghesso, M. Meneghini, F. Fantini, G. Verzellesi, A. Patti, and F. Iucolano, "Experimental and Numerical Analysis of Hole Emission Process From Carbon-Related Traps in GaN Buffer Layers," *IEEE Transactions on Electron Devices*, vol. 63, pp. 3473-3478, Sep., 2016, 10.1109/TED.2016.2593791.
- [17] S. Karmalkar, D. M. Sathaiya, and M. Shur, "Mechanism of the reverse gate leakage in AlGaN/GaN high electron mobility transistors," *Applied physics letters*, vol. 82, pp. 3976-3978, 2003, 10.1063/1.1579852.
- [18] G. Longobardi, F. Udrea, S. Sque, J. Croon, F. Hurkx, and J. Šonský, "The dynamics of surface donor traps in AlGaN/GaN MISFETs using transient measurements and TCAD modelling," in 2014 IEEE International Electron Devices Meeting, pp. 17.11. 11-17.11. 14, Dec., 2014, 10.1109/IEDM.2014.7047068.
- [19] G. Longobardi, F. Udrea, S. Sque, G. A. Hurkx, J. Croon, E. Napoli, and J. Šonský, "Impact of donor traps on the 2DEG and electrical behavior of AlGaN/GaN MISFETs," *IEEE Electron Device Letters*, vol. 35, pp. 27-29, Jan., 2014, 10.1109/LED.2013.2290471.
- [20] D. K. Schroeder, Semiconsuctor Material and device characterization. USA: Weiley Inter-science 2006.
- [21] G. Longobardi, F. Udrea, S. Sque, J. Croon, F. Hurkx, and J. Šonský, "The effect of the surface fixed charge and donor traps on the C (V) and transfer characteristics of a GaN MISFET—Experiment and TCAD simulations," in 2014 44th European Solid State Device Research Conference (ESSDERC), pp. 329-332, Sept., 2014, 10.1109/ESSDERC.2014.6948827.
- [22] S. Mehari, Y. Calahorra, A. Gavrilov, M. Eizenberg, and D. Ritter, "Role of Transport During Transient Phenomena in AlGaN/GaN Heterostructure FETs," *IEEE Electron Device Letters*, vol. 36, pp. 1124-1127, 2015, 10.1109/LED.2015.2476959.
- [23] A. Pooth, M. J. Uren, M. Cäsar, T. Martin, and M. Kuball, "Charge movement in a GaN-based hetero-structure field effect transistor structure with carbon doped buffer under applied substrate bias," *Journal of Applied Physics*, vol. 118, p. 215701, 2015, 10.1063/1.4936780.



**Giorgia Longobardi** received the Ph.D degree in power devices from University of Cambridge in 2014. She is currently a Research Fellow in Gonville & Caius College working on GaN power devices at the University of Cambridge.



Florin Udrea received the Ph.D. degree in power devices from the University of Cambridge, U.K., in 1995. He is a Professor of semiconductor engineering and currently the

Head of the High Voltage Microelectronics and Sensors Laboratory, University of Cambridge.