J. Nano- Electron. Phys. 3 (2011) No1, P. 1086-1095 © 2011 SumDU (Sumy State University)

PACS numbers: 85.30.De, 68.55.A -

### IMPACT OF ANNEALING ON CuInSe<sub>2</sub> THIN FILMS AND ITS SCHOTTKY INTERFACE

# U. Parihar<sup>1</sup>, J.R. Ray<sup>2</sup>, N. Kumar<sup>1</sup>, R. Sachdeva<sup>1</sup>, N. Padha<sup>1</sup>, C.J. Panchal<sup>2</sup>

<sup>1</sup> Jammu University, Department of Physics and Electronics, Ambadkar Road, 180 006, Jammu, India E-mail: nareshpadha@yahoo.com

<sup>2</sup> M.S. University of Baroda, Faculty of Technology and Engineering, Vadodara, 390–009 India

The room temperature current-voltage (I-V) characteristics of the Al/p-CuInSe<sub>2</sub> Schottky Diodes fabricated on thermally evaporated CIS thin films, before and after annealing, were studied. Prior to their diode formation, the undertaken CIS thin films were compared on the basis of structural, morphological and electrical investigations. Wherein, annealed films showed an increase in the grain size and carrier concentration values while decrease in resistivity. I-V analysis of the Schottky diodes depicted decrease in the barrier heights and increase in ideality factors of those formed on annealed films. The diodes, thus, indicated the existence of barrier inhomogenity at the M-S interface. The annealed Schottky diodes also demonstrated better ideality factor values with increased thickness of CIS layer.

Keywords: THERMAL EVAPORATION, CIS THIN FILM, VACUUM ANNEALING, STRUCTURAL, MORPHOLOGICAL, ELECTRICAL CHARACTERIZATION.

(Received 04 February 2011, in final form 30 November 2011)

# **1. INTRODUCTION**

Copper Indium Diselenide (CuInSe<sub>2</sub>), is a ternary semiconductor from I-III-VI<sub>2</sub> group of semiconductors with chalcopyrite crystal structure. The semiconductor was first synthesized in 1953 by Hahn et al. [1]. Since then CuInSe<sub>2</sub> has become a widely studied material in view of its applications in the areas of non-linear optics and optical communications. The CIS material has been, in particular, found extremely useful in some Electronics Devices such as Solar Cells [2], Light Emitting Diodes [3, 4] and Photovoltaic Detectors [5, 6] due to its stability and inexpensive means of production. A variety of deposition techniques viz. flash evaporation, sputtering, spray pyrolysis, electrodeposition, screen printing, stacked elemental layer deposition, three source evaporation etc have been used by the researchers to prepare CuInSe<sub>2</sub> thin films. As on today, the best results have been achieved by evaporation of the elements, either simultaneously or in sequential processes with adjacent treatment.

Since Schottky barrier diodes (SBD) are the most simple metalsemiconductor (MS) contact devices [7, 8]. Also, for Schottky junctions, the electrical characteristics are more complicated since the junctions form at the free surfaces, which are often defective and contaminated [9], [10]-[14]. Although, the current mechanisms in p-type systems have found difficult to

1086

study as these demonstrate high ideality factors even at moderate bias values [10, 14], yet attempts have been made to study it on the basis of thermionic emission mechanism. In view of the potentials of p-CuInSe<sub>2</sub> in energy application, we have been studying this material using the simply fabricated Al/p-CuInSe<sub>2</sub> Schottky junctions. Al was chosen as the Schottky contact because it is the best compromise between a small work function (4.17 eV [15]) and low chemical resistivity in the metal list. The characteristics of the Schottky diode are normally studied by the three methods; current-voltage measurement, activation energy measurement, and photoelectric measurement method [16]. However, for the very small contacts used in deep submicron technology, it is difficult to use activation energy measurement and photoelectric measurement due to area restriction. Therefore, current-voltage measurement is the best method for very small contacts.

In the present work, thermal evaporation technique has been used to deposit the CIS layers. The thermally evaporated films were also annealed for achieving their better crystallanity and improved grain size. All the deposited films were then undertaken for the structural and electrical characterization. These layers were subsequently used for the formation of Al/p-CuInSe<sub>2</sub> Schottky diodes which were investigated for the current transport over the metal-semiconductor interface at room temperature.

Also, the effect of thermal annealing and CIS layer thickness on Schottky behavior was evaluated from the current-voltage characteristics.

# 2. EXPERIMENTAL DETAILS

The polycrystalline bulk CuInSe<sub>2</sub> was synthesized by direct reaction of highpurity (99.99%) elements, viz Copper (Cu), Indium (In) and Selenium (Se) as described earlier [17]. The synthesized pulverized material was used as source material to deposit thin films of CuInSe<sub>2</sub> on organically cleaned sodalime glass substrates held at 523 K, by slow thermal heating of molybdenum boat upto 1473 K over a period of approximately 10 minutes. The rate of deposition was  $0.8\text{-}1.0\ \text{nm/s}$  and typical thickness of the film was  $300\ \text{nm}$  which was continuously monitored during the deposition using a quartz crystal thickness monitor DTM-101 (HindHiVac., India). The substrate temperature was measured using Chromel-Alumel Thermocouple kept in good thermal contact with the substrate. The thin films of  $CuInSe_2$  were also thermally annealed at 573 K in a vacuum chamber at a base pressure of  $10^{-2}$  mbar for 1 hr. The deposited films were found to be p-type in nature. The Schottky diodes of CIS were prepared by depositing Aluminum thin films over the deposited CIS thin layer. The area of the diode was  $4.775 \times 10^{-3}$  cm<sup>2</sup>. The overall design of CIS based Schottky device is shown in the Fig. 1 where CIS layer act as a p-type semiconductor and Aluminum forms a Schottky contact and Silver (Ag) act as a back ohmic contact to the CIS film. The thicknesses of Silver and Aluminum films were kept to be 150 nm.

The structural characterization of the thin films of CuInSe<sub>2</sub>, deposited on glass substrates, was carried out using an X-ray diffractometer (XRD), D-Max-III (Rigaku), in 2h range of 10°-80°, at a scan-rate of  $0.05^{\circ}s^{-1}$ , using CuK<sub> $\alpha$ </sub> radiation. The surface morphology of the thin films, were studied using an atomic force microscope (AFM), CP II research head (Veeco, USA), in non contact mode [17]. Hall effect measurements setup having a source meter



Fig. 1 - The cross-sectional view of the structure of Al/p-CuInSe<sub>2</sub> Schottky diode

2420-C (Keithley) and a  $6^{1/2}$  digit multimeter 2000, (Keithley), were used for the electrical characterizations of the as-deposited CuInSe<sub>2</sub> thin films. The measu-rements of current-voltage (I–V) characteristics were made at room temperature (300 K) using a computer interfaced I-V measurement setup comprising Keithley Source Meter (model 2420) and Pentium-IV personal computer.

### 3. RESULTS AND DISCUSSIONS

### 3.1 Structural characterization of CuInSe<sub>2</sub> thin films

Fig. 2(a) and Fig. 2(b) shows XRD analysis of CuInSe<sub>2</sub> thin films deposited at 523 K substrate temperature  $(T_s)$  considered after and before annealing at 573 K respectively. The structural analysis of both the as-deposited thin films suggests that the films were polycrystalline in nature having preferred orientation of grains in (112) direction. Moreover, after annealing the film showed an additional peak as well, at  $2\theta = 64.5^{\circ}$ , besides an increase in intensity of the peak. The referred thin films samples have been deposited with changing substrate temperature and there were some additional peaks observed at lower substrate temperatures. However, these smaller peaks disappeared at and around 523 K substrate temperature. Further, annealing of the samples has caused the re-occurrence of an additional peak (400), which confirms the polycrystalline nature of the thin film samples with preferred (112) orientation.



Fig. 2 – XRD patterns of CuInSe<sub>2</sub> films at  $T_s = 523$  K (a),  $T_s = 523$  K,  $T_a = 573$  K (b)

In order to obtain an idea about the grain size distribution in deposited  $CuInSe_2$  thin films (t = 300 nm), the particle size for each sample was calculated using Scherrer's formula [18] given as,

$$D = 0.9\lambda/\beta \cos\theta,\tag{1}$$

where D is the crystallite size as measured perpendicular to the reflecting plane, 0.9 is the Scherrer's constant,  $\lambda$  is the wavelength of the X-ray radiation,  $\beta$  is the width at half the maximum intensity and  $\theta$  is the Bragg's angle. Particle size estimated for all samples are shown in Table 1.

| Evaporation<br>method | Substrate<br>Temperature<br>$T_s$ (K) | Annealing<br>Temperature<br>$T_a$ (K) | Position<br>of (112)<br>peak<br>$2\theta$<br>(degrees) | FWHM<br>(degrees) | Crystallite<br>Size – D<br>(~ nm) |
|-----------------------|---------------------------------------|---------------------------------------|--------------------------------------------------------|-------------------|-----------------------------------|
| Thermal               | 523                                   | Unannealed                            | 26.70                                                  | 0.249             | 51                                |
| evaporation           | 523                                   | 573                                   | 26.70                                                  | 0.202             | 76                                |

Table 1 – Crystallite Size of evaporated CIS thin films

As observed from this table that the crystallite size has increased in case of thermally evaporated film annealed at 573 K in rough vacuum for 1hr. The increase in crystallite size will result in higher conduction in case of CIS film. Here, samples are showing particle sizes varying between 51 nm to 76 nm for different reflections taken into consideration.

#### 3.2 Morphological studies

Fig. 3 (a) and (b) shows the surface topographical images using AFM recorded for before and after annealing of  $CuInSe_2$  thin films. AFM images of the CIS thin films before annealing reveals a structure with dense but irregular grains, which suggest that the kinetic energy is not sufficient for the coalescence of the grains. However, the annealing of the films provides more dense regular grains. Thus, it is observed that the thermal annealing of film improves crystallinity.



Fig. 3 – AFM images of the CuInSe<sub>2</sub> film  $T_s = 523$  K (unannealed) (a),  $T_s = 523$  K,  $T_a = 573$  K (annealed) (b)

#### **3.3 Electrical Analysis**

The room temperature resistivity, mobility and carrier concentration of the CIS layer before and after annealed was measured by Hall experiment. Wherein, the resistivity was found to decrease from  $3.45 \ \Omega$ -cm to  $0.40 \ \Omega$ -cm for the annealed layer. However, the Hall mobility of the annealed CuInSe<sub>2</sub> thin films also decreases due to increase in point defects. Same behavior was observed by Kazamerski et al. [19] and N.M. Shah et al. [17] when they had annealed CuInSe<sub>2</sub> thin films for more than 30 minutes. Whereas the carrier concentration of the thin film was found to increase with annealing. The room temperature electrical properties of CuInSe<sub>2</sub> thin films are presented in Table 2.

Table 2 – Room temperature electrical properties of CuInSe<sub>2</sub> thin films

| Sample type              | $\begin{array}{c} \text{Resistivity}(\rho) \\ (\Omega \text{ cm}) \end{array}$ | Mobility ( $\mu$ ) (cm <sup>2</sup> /Vs) | Carrier<br>concentration( $p$ )<br>(cm) <sup>-3</sup> |
|--------------------------|--------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------|
| Before annealing         | 3.45                                                                           | 138                                      | $1.3	imes 10^{16}$                                    |
| After annealing at 573 K | 0.40                                                                           | 25                                       | $8.6	imes10^{17}$                                     |

# 3.4 Current-Voltage (I-V) Analysis

Schottky barriers on semiconductor are of interest not only because of their applications as rectifying contacts but also due to the insight they afford into the nature of bounding and defect levels in solids. Generally, it is assumed that the forward bias current of the Schottky Diodes is due to thermionic emission mechanism expressed as under [20],

$$I = I_s \left\{ \exp\left(\frac{q(V - IR_s)}{\eta KT}\right) - 1 \right\}; \text{ for } V \ge 3kT/q$$
(2)

where  $I_s$ , the saturation current and  $J_s$ , the saturation current density, defined as:

$$J_s = I_s / S = A^{**} T^2 \exp\left(-\frac{q\varphi_{bo}}{kT}\right)$$
(3)

The quantities S is the diode area  $(4.775 \times 10^{-3} \text{cm}^2)$ ,  $A^{**}$  effective Richardson constant for p-type CuInSe<sub>2</sub>,  $(30 \text{ A/cm}^2)$  [18], T is the measurement temperature in Kelvin (300 K), k is Boltzmann's constant  $(1.38 \times 10^{23} J/K)$ , q is the electron charge  $(1.6 \times 10^{-19} C)$ , V is the forward applied voltage,  $\varphi_{bo}$  is the zero bias barrier height and  $R_s$  is the series resistance. The ideality factor  $\eta$  is a measure of conformity of the diode to pure thermionic emission and if  $\eta$ is equal to 1, pure thermionic emission occurs [21]. The value of ideality factor  $\eta$ , in eq. (2) is given by

$$\eta = \frac{q}{kT} \frac{dV}{d\ln(I)} \tag{4}$$

1090

### EFFECT OF ANNEALING OVER THE CHARACTERISTICS OF... 1091

The current density,  $J_s$  and the ideality factor,  $\eta$  were determined from the intercept and the slope respectively drawn out of the linear part of the forward  $\ln(I)$  versus V plot of the Schottky diodes, shown in Fig. 5(b) using eq. (2). The forward I–V characteristics are linear in the semi logarithmic scale but deviate from linearity due to the effect of interface states and series resistance associated with the CIS layer [30].



Fig. 4 – I-V characteristics of Al/p-CuInSe<sub>2</sub> Schottky diode

Fig. 4 shows the I-V characteristics of Al/p-CuInSe<sub>2</sub> Schottky diode studied under forward and reverse bias conditions. The ideality factor,  $\eta$  for Al/p-CuInSe<sub>2</sub> Schottky diodes at room temperature has been found higher, which has been attributed to the formation of thin interfacial layer and/or surface effects like, the surface charge and image force effects at Metal-Semiconductor interface. Also, the ideality factor that is determined by the image-force effect only should be close to 1.01 or 1.02 [22]. Our data i.e.  $\eta > 2$ , clearly shows that the diode has ideality factor considerably larger than the value determined by the image-force effect only. Therefore, the diode is patchy [23].

But in reverse bias, the current measured within the given bias was found to increase slowly with voltage and did not show any trend of breakdown. This could be due to the domination of edge leakage current and the presence of some thin oxide layer at the interface and also due to the generation of excess carriers in the depletion region at higher fields. The existence of SBH inhomogeneity offers a natural explanation for the soft reverse characteristics observed experimentally. For inhomogeneous MS contacts, the reverse current may be dominated by the current which flows through the low-SBH patches, which is controlled by the potential at the saddle point; hence, the reverse current increases with increasing reverse bias and does not saturate [24]. The immediate flow of current in the reverse bias direction is indicative of a 'backward' diode [16]. This current is due to tunneling between degenerate or nearly degenerate semiconductors. Also, two linear regions can be distinguished in Fig. 5b, suggesting that there may be more than one current mechanism at smaller bias.

# **3.5 Effect of Annealing**

In order to study the effect of thermal annealing on the Schottky diode current transport mechanism, Al/p-CuInSe<sub>2</sub> Schottky diodes were undertaken for forward I-V analysis. Fig. 5(a) shows the forward and reverse biased I-V characteristics of both types of diodes fabricated on thermally evaporated CIS layer before and after annealing of the samples. The fitted lines used for the slope and intercept are shown in Fig. 5(b) as calculated using equation (2) and (3). The Al/p-CuInSe<sub>2</sub> Schottky diode parameters  $\varphi_{bo}$  and  $\eta$  obtained from the linear fitting of the data as shown in Fig. 5(b) are presented in Table 3.

**Table 3** – The experimental values of barrier height  $(\varphi_{bo})$  and ideality factor  $(\eta)$  for Al/p- CuInSe<sub>2</sub> Schottky diodes with and without annealing

| Sample Type       | Barrier height                 | Ideality        | Current Density     |
|-------------------|--------------------------------|-----------------|---------------------|
| Sample Type       | $(\varphi_{bo}) \ \mathrm{eV}$ | factor $(\eta)$ | $(A/cm^2)$          |
| Annealed at 573 K | 0.43                           | 3.72            | $2.1	imes10^{-11}$  |
| Unannealed        | 0.49                           | 3.24            | $2.1	imes 10^{-13}$ |

From Table 3 it has been observed that the barrier height of the Schottky diodes decreases with thermal annealing. This decrease of barrier height from 0.49 eV to 0.43 eV of the annealed films is due to phase formation at the interfaces [25]. The increases in ideality factor and decrease in barrier height with temperature has been explained on the basis of lateral inhomogenity of the barrier height (BH). The values of ideality factor observed in both diodes are greater than unity. It may be associated with Fermi-level pinning at the interface [26-30] or relatively large voltage drops in interface region. Interfacial oxide layer may also be the possible cause for a higher ideality factor [31]. Surface defects produce electronic energy levels in the band gaps of CIS semiconductor. These levels can pin the Fermi energy at metalsemiconductor interfaces and cause Schottky-barrier formation [30]. The current density value increases from  $2.1 \times 10^{-13} \text{ A/cm}^2$  to  $2.1 \times 10^{-11} \text{ A/cm}^2$ with annealing thereby resulting in the better conduction over the annealed Schottky diode. Thus, Annealing of the as-deposited CIS film can significantly alter the electrical properties due to the formation of epitaxial layer, formation of new phases at the interfaces, and most importantly interdiffusion between metal layer and CIS film [25].

#### 3.6 Effect of Thickness of Semiconductor Layer

As conduction level in the Schottky diodes increases with the annealing of CIS layer, therefore, studies have also been undertaken to investigate the effect of thickness of the annealed CIS film on the current transport analysis of the Schottky diodes. For this purpose, current-voltage (I-V) characteristics of Al/p-CIS Schottky diode, with semiconducting layer thicknesses of 1700 Å and 4300 Å were considered. The typical current-voltage (I-V) characteristics of Al/p-CIS Schottky diode, for CIS layer thicknesses of the value of 1700 Å and 4300 Å have been shown in Fig. 6(a) and 6(b). In the simple I-V characteristics, the knee voltage is very sharp for 4300 Å CIS layer than that of the 1700 Å layer. Further, the current-voltage (I-V) characteristics of 4300 Å thick CIS layer Schottky diode shows a higher current value with respect to 1700 Å layer, in both forward as well as

1092



**Fig. 5** – (a) The I-V characteristics of Al/p-CuInSe<sub>2</sub> Schottky diodes with CIS film of the thickness (1700 Å) annealed and without annealing (b) Forward log(I)-V characteristics of Al/p-CuInSe<sub>2</sub> Schottky diodes with diodes with CIS film annealed and without annealing

reverse bias. This increase in the conductivity with film thickness can be explained by the increase in grain size and the enforcement of crystal growth [32]. However, the electrical resistivity of thin films systematically decreases with increasing film thickness which ultimately results in increase in conductivity of the thin film [33]. It has also been observed that in reverse bias characteristics, the leakage current did not demonstrate saturation or breakdown in the operated region in 4300 Å thick CIS layer Schottky diode. However, the leakage current value is more in case of Schottky diode with 4300 Å thick CIS layer than 1700 Å. The parameters  $\eta$ , and  $\varphi_{bo}$  as obtained experimentally are reported in Table 4.

The values of electrical parameters  $\eta$  and  $\varphi_{bo}$  as determined by the I–V measurements decreases while the current density increases with increase in CIS layer thickness which indicates that the  $\eta$  and  $\varphi_{bo}$  values for thick CIS layer (4300 Å) as better in comparison with thin layer (1700 Å). Thus,  $\eta$  and  $\varphi_{bo}$  are closer to reported values for 4300 Å thick CIS layer, which demonstrates 4300 Å as a better thickness option for Al/p-CuInSe<sub>2</sub> Schottky diodes.

**Table 4** – The experimental values of barrier height ( $\varphi_{bo}$ ) and ideality factor ( $\eta$ ) for Al/p-CuInSe<sub>2</sub> Schottky diodes with thicknesses (1700 Å & 4300 Å)

| Thickness | Barrier<br>height( $\varphi_{bo}$ ) (eV) | Ideality factor( $\eta$ ) | $\begin{array}{c} {\rm Current\ Density}\\ {\rm (A/cm^2)} \end{array}$ |
|-----------|------------------------------------------|---------------------------|------------------------------------------------------------------------|
| 1700 Å    | 0.43                                     | 3.72                      | $2.1	imes 10^{-11}$                                                    |
| 4300 Å    | 0.41                                     | 2.89                      | $2.1	imes10^{-10}$                                                     |



Fig. 6 – (a) I-V Characteristics of Al/p-CIS Schottky barrier diodes with thicknesses (1700 Å & 4300 Å) (b) Forward log(I)(Ampere) versus V(voltage) characteristics of Al/p-CuInSe<sub>2</sub> Schottky diodes with thicknesses (1700 Å & 4300 Å)

### 4. CONCLUSION

Structural analysis of CuInSe<sub>2</sub> thin films revealed that the thermal annealing has significant impact on structural properties of films. The XRD diffraction peaks for both types of CIS films revealed single phase with preferred orientation of grains in (112) direction. Wherein the thermally annealed film showed greater intensity and bigger crystallite size. The AFM results suggested that thermally evaporated annealed CIS thin films were denser and have less irregular shaped grains as compared to thermally asdeposited thin films. The electrical analysis of Al/p-CIS Schottky diodes prepared on thermally annealed and without annealed CIS layers revealed better conduction in case of thermally annealed sample and thereby verifying the results obtained on the basis of XRD and AFM. The effect of film thickness on the electrical properties of the films was also studied by the I-V characterization. As it was found that the conductivity increases with film thickness which has been attributed to the increase in its grain size. Thus, annealing have been found useful for better use of material for device application in view of the fact that the grain size increases, resistivity decreases, current density increases and barrier height decreases on annealing of CIS thin film and its Schottky diode formation.

#### REFERENCES

- H. Hahn, G. Frank, W. Klinger, A.D. Meyer, G. Storger, Z. Anorg, Allg. Chem. 271, 153 (1953).
- 2. W.A. Miller, L.C. Olsen, IEEE T. Electron. Dev. 31, 654 (1984).
- 3. P. Migliorate. B. Tell, J.L. Shay, H.M. Kasper. Appl. Phys. Lett. 24, 227 (1974).
- 4. S. Wagner. J.L. Shay, H.M. Kasper, J. Physics. (Paris) 36. C3-101 (1975).
- 5. B. Tell, P.M. Bridenbaugh. J. Appl Pys. 48, 2477 (1977).
- 6. P. Yu, Y.S. Park, S.P. Faile, J.E. Ehret, Appl. Phys. Lett. 26, 717 (1975).
- 7. Qiang L, Wanqi J. Semocond Sci Technol. 21, 72 (2006).
- 8. S.W. Kim, K.M. Lee, J.H. Lee, K.S. Seo, *IEEE Electr. Device L.* 26 787 (2005).
- 9. J. Parkes, R.D. Tomlinson, M.J. Hampshire, Solid State Electron. 16, 773 (1973).
- 10. P. Robinsob, J.I.B. Wilson, Inst. Phys. Conf. Ser. 35, 229 (1977).

- 11. N. Yalcin, I.S. Al-Saffer, R.D. Tomlinson, J. Appl. Phys. 52, 5857 (1981).
- 12. F. Leccabue, D. Seuret, O. Vigil, Appl. Phys. Lett. 46, 853 (1985).
- J.J.B. Prasad, D. K. Rao, D. Sridevi, K.V. Reddy, *Solid State Electron.* 28, 1251 (1985).
- D.K. Rao, J.J.B. Prasad, D. Sridevi, K.V. Reddy, *phys. status solidi a*, **94**, k153 (1986).
- 15. H.C. Card, E.H. Rhoderick, J. Phys. D 4, 1589 (1971).
- 16. S.M. Sze, Physics of Semiconductor Devices, (2nd ed., New York, Wiley: 1981).
- N.M. Shah, J.R. Ray, V.A. Kheraj, M.S. Desai, C.J. Panchal, B. Rahani, *Thin Solid Films* 517, 3639 (2009).
- D.K. Rao, J.J.B. Prasad, D. Sridevi, K.V. Reddy, J. Sobhnadri, *phys. stat. solidi* a 94, k153 (1986).
- L.L. Kazmerski, M.S. Ayyagari, F.R. White, G.A. Sanborn J. Vac. Sci. Technol. 13, 139 (1976).
- 20. M.S. Tyagi, *Physics of Schottky Barrier Junctions in Metal Semiconductor* Schottky Barrier Junctions and Their Applications, (New York, Plenum: 1984).
- 21. H. Dogan, N. Yilirim, C. Nuhoglu, Semicond. Sci. Techonol. 21, 822 (2006).
- 22. K. Akkilic, M E Aydin, A. Turut, Phys. Scr. 70, 364 (2004).
- 23. R.T. Tung, Mater. Sci. Eng. R35, 1 (2001).
- 24. J.P. Sullivan, R.T. Tung, M.R. Pinto, W.R. Graham, J. Appl. Phys. 70, 7403 (1991).
- 25. A.K. Kulkarni, J. Lu, Schottky Barrier Enhancement in Ni/Al Layer-by-Layer contacts to n-GaAs.
- 26. L. Brillson, Phys. Rev. B 18, 2431 (1978).
- 27. J. Tersoff, Phys. Rev. Lett. 52, 465 (1984).
- 28. J. Tersoff, Phys. Rev. B 32, 6968 (1985).
- 29. R.T. Tung, Phys. Rev. B 45, 13509 (1992).
- 30. R.E. Allen, J.D. Dow, Phys. Rev. B 25, 1423 (1982).
- 31. M. Pattabi, S. Krishnan, S. Ganesh, X. Mathew, Sol. Energ. 81, 111 (2007).
- 32. S.J. Ikhmayies, R.N. Ahmad-Bitar. *American Journal of Applied Sciences* 5 1141 (2008).
- K. Neyvasagam, N. Soundararajan, Ajaysoni, G.S. Okram, V. Ganesan, phys. stat. sol. b 245, 77 (2008).