Technical University of Denmark



# Packaging Aspects of Photodetector Modules for 100 Gbit/s Ethernet Applications

Jiang, Chenhui; Mekonnen, G.G.; Krozer, Viktor; Johansen, Tom Keinicke; Bach, H.-G.

Published in: 38th European Microwave Conference, 2008. EuMC 2008.

Link to article, DOI: 10.1109/EUMC.2008.4751771

Publication date: 2008

Document Version Publisher's PDF, also known as Version of record

## Link back to DTU Orbit

Citation (APA):

Jiang, C., Mekonnen, G. G., Krozer, V., Johansen, T. K., & Bach, H-G. (2008). Packaging Aspects of Photodetector Modules for 100 Gbit/s Ethernet Applications. In 38th European Microwave Conference, 2008. EuMC 2008. IEEE. DOI: 10.1109/EUMC.2008.4751771

# DTU Library Technical Information Center of Denmark

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

• Users may download and print one copy of any publication from the public portal for the purpose of private study or research.

- You may not further distribute the material or use it for any profit-making activity or commercial gain
- You may freely distribute the URL identifying the publication in the public portal

If you believe that this document breaches copyright please contact us providing details, and we will remove access to the work immediately and investigate your claim.

# Packaging Aspects of Photodetector Modules for 100 Gbit/s Ethernet Applications

C. Jiang<sup>#1</sup>, G. G. Mekonnen<sup>\*2</sup>, V. Krozer<sup>#</sup>, T. K. Johansen<sup>#</sup>, H-G. Bach<sup>\*</sup>

<sup>#</sup> Department of Electrical Engineering, Technical University of Denmark Oersteds Plads building 348, Lyngby, 2800, Denmark <sup>1</sup>cj@elektro.dtu.dk
\*Fraunhofer Institute for Telecommunications, Heinrich-Hertz-Institut (HHI)

Einsteinufer 37, D-10587 Berlin, Germany

<sup>2</sup>mekonnen@hhi.fhg.de

Abstract — Packaging is a major problem at millimetre-wave frequencies approaching 100 GHz. In this paper we present that insertion losses in a multi-chip module (MCM) can be less IL < 0.6 dB at 100 GHz. The paper also analyzes in detail resonance modes in the packages. The characteristic of conductor-backed coplanar waveguides (CBCPWs) with vias is accurately analyzed using 3D electromagnetic (EM) simulation over a wide frequency range. Patch antenna mode resonances are identified as a major origin of resonances in simulated and measured transmission characteristics of the CBCPW with vias. Based on EM simulations, we propose several optimized arrangements for vias and bonding wires placement, to efficiently suppress the resonances and achieve excellent transmission performance of the PD module packaging. Based on our simulated results we postulate that it is possible to obtain resonance-free electrical transmission in the PD package with IL < 0.6 dB over a frequency from DC to 110 GHz.

#### I. INTRODUCTION

High-speed multi-gigabit networks are essential for future large volume data transmission. 100 Gbit/s single channel Ethernet systems is considered to be the next generation of Ethernet application after the 10 Gbit/s Ethernet standard [1]. The optoelectronic transceiver working at the rate of 100Gbit/s is crucial for realizing 100 Gbit/s Ethernet systems. The EU FP6 project, GIBON, aims at developing the components for the 100 Gbit/s transmitter and receiver Ethernet system, partial results of which are shown here. The packaging of these high-speed components is very challenging when aiming at the rate of 100 Gbit/s, especially due to the multi-chip module (MCM) structure involving several chip-tochip and/or chip-to-substrate transitions. In this paper we concentrate on the packaging aspects of the high-speed receiver front-end comprised of a high-speed PD with monolithically integrated fibre-connection and a MCM electrical connection.

There exist several methods to realize high-speed interconnects inside an MCM package. The most frequent solutions are wire-bonding and flip-chip interconnects. Generally, wire-bonding is regarded to be technologically easier to process, however, is not considered to be efficient at



Fig. 1 Micrograph of the packaging of the photodetector module as well as the photodetector chip.

millimetre-wave frequencies. On the other hand, flip-chip interconnect technology has proven to exhibit low insertion losses, but at the expense of more complex technology. In this paper we show that wire bonding can be efficiently used up to 110 GHz with very low losses, comparable or even lower than the flip-chip insertion losses.

Photodetectors (PD) modules are typically packaged using conductor-backed coplanar waveguides (CBCPWs) to connect the PD chip to a coaxial connector. An illustration of the whole packaging structure is shown in Fig. 1. The pin of the 1 mm coax connector [2] is directly soldered onto the centre conductor of the CBCPW with vias to suppress losses. The upper ground planes are soldered to the outer conductor of the connector. This contact is important to obtain good transmission characteristic in the low frequency range and also shorts the gap between the CBCPW and the connector to reduce unexpected coupling effects. Bonding wires are utilized to connect the PD chip and the CBCPW.

The packaging structure including the bonding wires, the CBCPW with vias and the transition between the coaxial connector and the CBCPW, is currently limiting the frequency performance of packaged PD modules. Down-scaling of the geometrical dimension of the CBCPW for improved millimetre-wave performance is limited by the coaxial connector dimensions and by fabrication restrictions.

Developing vias in the CBCPWs is considered to be an alternative way to effectively improve the bandwidth of the packaging structure. A branch of bonding wires is another main transition in the packaging structure influencing the bandwidth. Therefore, the CBCPW with vias and bonding wires should be optimized for the wideband requirement.

#### II. EM ANALYSIS OF CBCPWS WITH VIAS

The backside metallization of CBCPWs increases the ability of heat sinking, shielding and mechanical strength of coplanar circuits [3]. However, the backside metallization can couple to the upper ground planes of the CBCPW through undesired parallel plate mode, which propagates along the waveguide [4] or generates patch antenna mode resonances [5]. These higher order propagating modes and resonances seriously degrade the transmission performance for wideband applications.

A popular way to suppress the coupling effect is to utilize metallic vias to short-circuit the upper ground planes with the backside metallization. However, higher order resonances can not be suppressed efficiently if vias are placed randomly [6], which requires systematic design of the via arrangement.



Fig. 2 The CBCPW with vias under investigation



Fig. 3 Measured and simulated insertion losses of the CBCPW with vias

A CBCPW with vias, part of which will be used later in the packaging of the PD module, is shown in Fig. 2. The material of the substrate is quartz, and the conductor is gold. It is seen that the vias are placed close to the gap in the CBCPW structure and the distance between vias from center to center is kept minimum. Such an arrangement is designed to confine the transmitted electromagnetic (EM) energy to within the CBCPW structure and achieve optimal transmission characteristic [6]. However, this approach changes the characteristic impedance of the CBCPW, which has to be readjusted to achieve 50  $\Omega$  transmission line properties.

A 3D EM simulation tool, Ansoft HFSS, is utilized to perform the optimization of the via placement in the CBCPW structure. The accuracy of the EM simulation results is evaluated by comparing measured and simulated insertion loss of the CBCPW with vias is shown in Fig. 3. It is crucial to employ lumped ports in HFSS simulations in order to accurately excite the CBCPW resembling the measurement setup with GSG probes. The simulation results have been calibrated using the method described in [7].

Although the simulated insertion loss does not exactly overlap the measured one, the main features of the measured insertion loss are still accurately captured by the simulations. Some notch frequencies are observed in the both measured and simulated characteristics. Fig. 4 shows the electric fields (E-fields) in the substrate at two notch frequencies in the simulated insertion loss, which are at 79 GHz and 96 GHz, respectively. The E-field patterns exhibit typical patch antenna mode resonances.



Fig. 4 The electric-field pattern in the substrate of the CBCPW with vias: (a) at 79 GHz; (b) at 96 GHz;

The resonance frequencies can be predicted analytically by

$$f_{mn} = \frac{c}{2\sqrt{\varepsilon_r}} \left[ \left(\frac{m}{w}\right)^2 + \left(\frac{n}{l}\right)^2 \right]^{0.5}$$
(1)

where  $\varepsilon_r$  is the relative permittivity of the substrate, *c* is the velocity of the light in vacuum, *w* and *l* are the width and length of effective patch antennas, and *m* and *n* are the order numbers of resonances. For the cases shown in Fig. 4, *m* is 0.5 and *n* is 3 for 79 GHz and 4 for 96 GHz, respectively. The measured, simulated and analytical resonance frequencies are listed in the Table I, using  $w = 700 \mu m$  representing the

distance from the center of the vias to the edge of the upper ground planes, and  $l = 3950 \mu m$ . The resonance frequencies derived from the three different methods agree well with each other. It is evident that the vias can not eliminate the resonances completely, although they are placed very close to the slot of the CPW structure.



Fig. 5 Simulated insertion losses of the CBCPW with vias for decreasing distance (d1 > d2 > d3) between the end vias and the end of CBCPW is parametrically analysed.

Fig. 4 reveals that the CBCPW mode energy leaks at the end of the CBCPW with vias to the patch antenna resonances. The impact of the distance *d*, which is indicated in the inset of Fig.5, between the end-via to the edge of the CBCPW, has been carried out, as depicted in Fig.5. It demonstrates that the closer the end-vias are placed to the edge of the CBCPW structure, the lower insertion loss and less significant resonances are visible. It is concluded that the energy leakage can be inhibited by placing vias close to the edge of the CBCPW structure. Moreover, the energy leakage can also take place between vias if the distance between these is sufficiently large and should therefore be also chosen appropriately for the highest frequencies of operation.

## III. EM ANALYSIS OF THE FULL PACKAGED MODULES

Our previous work, [8], investigated potential resonances due to the CBCPW alone without taking into account of the PD chip itself. Fig. 6 shows the HFSS simulation model for the new PD module packaging including the PD chip, bonding wires, the CBCPW with vias and the 1 mm coaxial connector. It resembles the real packaging structure as shown in Fig. 1. The photodiode in the PD chip is modelled by a lumped port as illustrated in the inset of Fig. 6. The bonding wire interconnect is modelled using rectangular Au structures of appropriate dimensions. Vias arrangement in the CBCPW can be recognized in Fig. 6. The 1mm coaxial connector is modelled by ideal coaxial cable line. Therefore, the loss due to the connector itself is ignored in the packaging model.



Fig. 6 HFSS model to investigate the insertion loss of the photodetector module packaging. The inset shows how a lumped port sits between anode and cathode acting as a photodiode.

Several cases have been analyzed using EM simulations and the results are presented in Fig.7. As outlined above, vias can not completely eliminate the resonances in the CBCPW transmission characteristics due to the energy leakage at the end of the CBCPW. The simulated insertion loss for the packaging structure illustrated in Fig.6 is shown in Fig.7 as the case1. Although no obvious resonances exist in the insertion loss characteristic a strong E-field at the edge of CBCPW is visible at 77 GHz, as shown in Fig. 8 (a). The pattern can be recognized as the patch antenna mode with both order numbers being 0.5. In spite of the leakage the insertion loss is less than IL<1dB up to 110 GHz.



Fig. 7 The simulated insertion losses for the different packaging structures; case1: originally from Fig.6; case2: the end-vias are moved to the end of the CBCPW; case3: only one bonding wire connects each output pad of the chip to the CBCPW; case4: only one bonding wire connects each output pad of the chip to the CBCPW while the end-vias are at the end of CBCPW.

In order to prevent the energy leakage from the CBCPW mode to the substrate resonances, the end-vias are moved to the edge of CBCPW while keeping the distance between vias at the minimum value limited by fabrication technology. The insertion loss of the packaging structure with such optimization is shown in Fig. 7 as case2 and improves the insertion loss of the package by around 0.1 dB from 40 GHz

to 110 GHz. However, the resonance is not eliminated completely by the optimization as shown in Fig. 8 (b). The EM energy still leaks between vias as well as the gap between the PD chip and the CBCPW. Further EM simulations demonstrate that EM energy leakage between vias can be completely eliminated by placing more vias in the substrate.



Fig. 8 (a) E-field of the original packaging structure at 77 GHz; (b) E-field of the packaging structure with the optimized vias arrangement at 77 GHz.

In the above simulations we have employed three bonding wires on each output pad of the PD chip for the chip-to-chip transition. The number of bonding wires is critical to the insertion loss of the package. Instead of three bonding wires on each pad, an interconnect with one bonding wire has also been studied in Fig. 7 as case3. Compared to the cases with three bonding wires, the insertion loss in this case is at least 0.5 dB higher independent of the optimization of the vias in the substrate, as indicated by the case 4 in Fig. 7.



Fig. 9 Simulated insertion loss of the package with flip-chip transition instead of bonding wires. It is compared directly with the insertion losses in both case1 and case2 described in Fig.7.

The packaging structure with flip-chip transition from the PD chip to the CBCPW is investigated. An EM simulation model of the structure is built in HFSS and the simulated insertion loss is illustrated in Fig. 9. In general, the insertion

loss of the package with flip-chip transition is comparable to the ones with bonding wires. The optimized package with bonding wires even exhibits lower insertion loss below 80 GHz.

#### IV. CONCLUSION

The paper presents very low-loss interconnect techniques for transition from chip to coaxial connectors up to 110 GHz in a MCM package. A notch free insertion loss characteristic of the package structure is achieved with a maximum insertion loss IL < 0.8 dB up to 110 GHz. The notch free insertion loss characteristic is achieved by optimizing the bonding wires and CBCPW structures. The paper reveals that the patch antenna mode resonance is the dominant loss mechanism for the CBCPW at higher frequencies. The resonance can be suppressed by reducing the gap between the end-vias and the end of CBCPW structure. With additional vias and bond wire structure optimization it is believed that an insertion loss IL < 0.6 dB is achievable for such a package structure.

#### ACKNOWLEDGMENT

The authors would like to thank the European Commission for support under the  $6^{th}$  framework programme to the project "Opto-electronic integration for 100 Gigabit Ethernet Optical Networks (GIBON)".

#### References

- A.Zapata, M.Duser, J.Spencer, P. Bayvel, I. Miguel, D. Breuer, N. Hanik and A. Gladisch, "Next-generation 100-Gigabit Metro Ethernet (100 GbME) using multiwavelength optical ring," *J. Lightwave Technology*, vol. 22, Issue. 11, pp 2420-2434, November 2004.
- [2] Agilent Technology, "11923A Launch Assembly Operating and Service Manual", 2005
- [3] Y. Liu, K. Cha. and T. Itoh, "Non-leaky coplanar (NLC) waveguides with conductor backing," *IEEE Trans. Microwave Theory Tech.*, vol. 43, pp 1067-1072, May 1995
- [4] H. Shigesawa, M. Tsuji, and A. A. Oliner, "Conductor-backed slot line and coplanar waveguide: Dangers and full-wave analyses," in *IEEE MTT-S Int. Mirowave Symp. Dig.*, June 1988, pp. 199-202
- [5] J. A. Navarro and K. Chang, "Active microstrip antennas," in Advances in Microstripand Printed Antenna, K. F. Lee and W. Chen, Eds. New York: Wiley, 1997, ch. 8
- [6] W. H. Haydl, "On the Use of Vias in Conductor-Backed Coplanar Circuits", *IEEE Trans. Microwave Theory Tech.*, vol. 50, pp 1571-1577, June 2002
- [7] T. K. Johansen, C. Jiang, D. Hadziabdic, V. Krozer, "EM Simulation Accuracy Enhancement for Broadband Modeling of On-Wafer Passive Components", in *Proc. EuMIC2007 Munich*, Oct. 2007, pp.447-450
- [8] C. Jiang, T.K. Johansen, V. Krozer, G. G. Mekonnen and H-G. Bach, "Optimization of Packaging for PIN Photodiode Modules for 100Gbit/s Ethernet Applications", in *Proc. APMC2007 Bangkok*, Dec. 2007,