Technical University of Denmark



# Derivation and Analysis of a Low-Cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

Høyerby, Mikkel Christian Kofod; Andersen, Michael A. E.

Published in: AES 27th Conference "Efficient Audio Power Amplification"

Publication date: 2005

Document Version Peer reviewed version

Link back to DTU Orbit

Citation (APA):

Høyerby, M. C. W., & Andersen, M. A. E. (2005). Derivation and Analysis of a Low-Cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers. In AES 27th Conference "Efficient Audio Power Amplification"

# DTU Library Technical Information Center of Denmark

#### **General rights**

Copyright and moral rights for the publications made accessible in the public portal are retained by the authors and/or other copyright owners and it is a condition of accessing publications that users recognise and abide by the legal requirements associated with these rights.

• Users may download and print one copy of any publication from the public portal for the purpose of private study or research.

- You may not further distribute the material or use it for any profit-making activity or commercial gain
- You may freely distribute the URL identifying the publication in the public portal

If you believe that this document breaches copyright please contact us providing details, and we will remove access to the work immediately and investigate your claim.

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

# DERIVATION AND ANALYSIS OF A LOW-COST, HIGH-PERFORMANCE ANALOGUE BPCM CONTROL SCHEME FOR CLASS-D AUDIO POWER AMPLIFIERS

## Mikkel C. W. Høyerby, Michael A. E. Andersen

Ørsted·DTU/Automation, Technical University of Denmark, Denmark mwh@oersted.dtu.dk, ma@oersted.dtu.dk

This paper presents a low-cost analogue control scheme for class-D audio power amplifiers. The scheme is based around bandpass current-mode (BPCM) control, and provides ample stability margins and low distortion over a wide range of operating conditions. Implementation is very simple and does not require the use of operational amplifiers. Small-signal behavior of the controller is accurately predicted, and design is carried out using standard transfer function based linear control methodology. Effectiveness of the approach is demonstrated via a  $60W/8\Omega$  single-ended switching amplifier with THD+N of typically 0.02%.

# I. INTRODUCTION

Class-D audio power amplifier technology is presently under continuous development, and improved techniques and products appear frequently. Advantage is taken of the very high efficiency (in comparison with linear amplifiers) while inherent problems with distortion and EMI are brought under control through the application of specialist knowledge.

Within the field of self-oscillating analogue control of class-D audio power amplifiers, a lot of high-performance schemes have been demonstrated [1], [2], [3], [4] each with different levels of complexity, distortion, and control loop stability. In comparison with all-digital solutions, the self-oscillating analogue controllers still provide the highest performance since amplifier power stage and output filter non-linearities can be relatively easily compensated for. All-digital solutions, on the other hand, presently need to rely on very accurate PCM-to-PWM converters and power stages, as well as low-distortion output filters, to achieve low distortion.

This paper presents an analogue control scheme that emphasizes simplicity, low cost, and unconditional stability. The approach is based on hysteresis control [5] and bandpass current-mode control [6] and is analyzed and explained from a small-signal point-of-view. The paper furthermore attempts to provide a transparent example of class-D amplifier controller design.

### II. BASIC APPROACH

In order to minimize cost of the amplifier, the zobel network normally used to control output filter Q has to be removed.

This leaves a potentially undamped output filter, which can be perfectly dealt with using a combination of inductor current and output voltage feedback. The drawback in using current feedback is the requirement for current measurement via a resistive device. This is typically lossy, noisy, and expensive and therefore not suitable for this application. An alternative, where the DC component of the measured current is unimportant, is using current estimation via inductor voltage integration [7], [8]. True integration of the inductor voltage is impossible [7] due to the lack of DC feedback, so integration effectively has to mean low-pass-filtering. This can be done with a single RC filter, which is inarguably a low-cost solution. It is assumed that adding a simple extra winding to a machine-wound inductor will not increase cost noticeably.

Using current estimate feedback and output voltage feedback, the closed-loop system is thus potentially well damped without resistive sensing or filter damping. The use of band-limited current feedback is the logical reason behind the use of the "bandpass current-mode" term.



Figure 1 Basic structure of the proposed control scheme

III. DERIVATION OF PROPOSED CONTROL SCHEME The basic control scheme derived so far is shown in Figure 1, consisting of estimated inductor current feedback and output voltage control via a suitable compensator. The following questions need answers, not in prior art:

- How does the closed BPCM loop behave from a small-signal point-of-view?
- How should the current estimator time constant be chosen?
- What should the voltage loop compensator look like?

The BPCM loop considered is shown in Figure 2.



Figure 2 Principal BPCM loop as proposed

The model of the hysteresis comparator/power stage used in [7] has been found to lead to poor matching between expected and measured closed-loop parameters with loop parameters as found in switching amplifiers. The assumption that the hysteresis comparator/power stage behaves as a PWM modulator (as per [9]) thus appears invalid:

$$G(s) = \frac{\left\langle V_{PWM} \right\rangle(s)}{\left\langle V_{carrier} \right\rangle(s)} \neq \frac{V_s}{V_{carrier,peak}}$$

Being a non-linear component, the hysteresis comparator cannot be straightforwardly converted to a linear model, although methods (such as describing function analysis) do exist. An indirect, argumentative method is used instead to find a suitable small-signal model for the hysteresis comparator, when used in the considered application.

Assuming that a fixed carrier signal is present, offsetting this by an infinitesimal amount will cause the comparator output to go either high or low, since one of the hysteresis limits is no longer reached. It thus appears that the hysteresis comparator smallsignal gain is *infinite* while a carrier signal is present (at least at DC) This argumentation is illustrated in Figure 3.



Figure 3 Derivation of hysteresis comparator/power stage small signal model.

Using this knowledge, the BPCM controlled power stage and output filter can be modelled as shown in Figure 4.

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers



Figure 4 Derived small-signal model of comparator, power stage and output filter with hysteretic BPCM control.

| TC1   | 1 1      | 1        | 1   | 41  | C 11 '     | 4           |
|-------|----------|----------|-----|-----|------------|-------------|
| The   | model    | shown    | has | the | tollowing  | narameters. |
| 1 110 | 1110 401 | 0110 111 | mao |     | 10110 ming | parameters. |

| Inductor voltage sense    | N <sub>L</sub>    |
|---------------------------|-------------------|
| winding ratio             |                   |
| Current estimator time    | $\tau_{\rm est}$  |
| constant                  |                   |
| Output filter inductance  | L                 |
| Output filter capacitance | С                 |
| Load resistance           | R <sub>load</sub> |

The closed-loop transfer function of the BPCM loop can, for any hysteresis comparator small-signal transfer function, G(s), be written as:

$$G_{BPCMcl}(s) = \frac{V_{out}(s)}{V_{Vfb}(s)}$$

$$G_{BPCMcl}(s) = \frac{G(s) \cdot (1 + s\tau_{est}) \cdot R_{load}}{\left(1 + s\frac{L}{R_{load}} + s^2 CL\right)(1 + s\tau_{est}) \cdot R_{load} + G(s) \cdot N_L \cdot sL \cdot (1 + sR_{load}C)}$$

Assuming that  $G(s) = \infty$  (as argued), this reduces to:

$$G_{BPCMcl}(s) \cong \frac{(1 + s\tau_{est}) \cdot R_{load}}{N_L \cdot sL \cdot (1 + sR_{load}C)}$$

A number of useful observations can be made:

- G<sub>BPCM,cl</sub>(s) only has real poles/zeros (i.e. output filter Q is a non-issue)
- $G_{BPCM,cl}(s)$  can be turned into an integrator by choosing  $\tau_{est} = R_{load}C_{out}$  (pole-zero cancellation)
- Switching frequency has no impact on closed-loop behaviour of the BPCM loop.

By choosing components so that  $\tau_{est}=R_{load}C_{out}$ , voltage loop compensation can be minimal, relying only on gain blocks. By providing enough raw gain from the closed BPCM loop, these gain blocks can implemented as resistive attenuators, with associated low cost and simplicity, as shown in Figure 5.

Well-behaved closed loop amplifier response is also ensured in this way, since the system effectively only contains a single pole. The impact of load  $(R_{load})$  variation on closed-loop behaviour is assumed to be manageable.

Figure 6 shows the small-signal model of the proposed

AES 27<sup>th</sup> International Conference, Copenhagen, Denmark, September 2-4, 2005

controller, while shows a low-cost implementation.



Figure 5 Low-cost implementation of proposed controller



Figure 6 Small-signal model of proposed controller

The BPCM loop transfer function is affected by the introduction of K<sub>Cfb</sub>:

$$G_{BPCMcl}(s) \cong \frac{(1 + s\tau_{est}) \cdot R_{load}}{K_{Clb} \cdot N_L \cdot sL \cdot (1 + sR_{load}C)}$$

This model forms the basis for all further linear modelling work presented in this paper.

Assuming that source impedance, amplifier output impedance and current estimator output impedances are small, the following expressions for controller gains  $K_{Cfb}$   $K_{Vfb}$ ,  $K_{Vff}$  will apply:

$$\begin{split} K_{Cfb} &= \frac{R_{Vfb} \parallel R_{Vff}}{\left(R_{Vfb} \parallel R_{Vff}\right) + R_{Cfb}} \\ K_{Vfb} &= \frac{R_{Cfb} \parallel R_{Vff}}{\left(R_{Cfb} \parallel R_{Vff}\right) + R_{Vfb}} \\ K_{Vfb} &= \frac{R_{Vfb} \parallel R_{Cfb}}{\left(R_{Vfb} \parallel R_{Cfb}\right) + R_{Vff}} \end{split}$$

The amplifier closed-loop gain  $A_V$ , assuming the above as well as sufficient open-loop voltage-loop gain, is simply:

 $A_{V} \cong -rac{R_{Vfb}}{R_{Vff}}$ 

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

As would also apply for a standard inverting opamp-based amplifier. The current estimator time constant  $\tau_{est}$  is finally, assuming that  $R_{Cfb} >> R_{est}$ , given by  $\tau_{est} = R_{est}C_{est}$ 

This model forms the basis for all further linear modelling work presented in this paper.

Selection of gains and estimator time constant is constrained by non-linear phenomena in addition to standard bandwidth/gain requirements, as will be discussed in the following.

#### IV. PROTOTYPE DESIGN

The effectiveness of the proposed control scheme is best illustrated in a design with a relatively low (by class-D amplifier standards) output filter cutoff frequency. The output filter cutoff frequency is set at 35.3kHz, which coincides with convenient filter component values. These values, along with other relevant design parameters, are listed in the following table.

| Output filter inductance  | L                     | 20.25µH    |
|---------------------------|-----------------------|------------|
| Inductor voltage sense    | NL                    | 2:9 ≈ 0.22 |
| winding ratio             | _                     |            |
| Output filter capacitance | С                     | 1µF        |
| Nominal load resistance   | R <sub>load,nom</sub> | 4.7Ω       |
| Closed-loop gain          | A <sub>v</sub>        | 20dB       |
| Supply voltage            | +/-V <sub>s</sub>     | +/-40V     |
| Idle switching frequency  | f <sub>sw,idle</sub>  | 300kHz     |

The nominal load resistance is set to allow convenient selection of current estimator components in order to achieve  $\tau_{est} = R_{load}C_{out}$ , leading to  $R_{est} = 100\Omega$ ,  $C_{est} = 47nF$ . These values also ensure a relatively low output impedance of the estimator, as required with this realization.

The modelled BPCM closed-loop transfer function with these values is shown in Figure 7. The closed loop clearly behaves as an integrator at a load resistance slightly above  $4\Omega$ , as it should. It can also be noted that, provided that enough voltage loop open-loop gain is provided, voltage loop stability margins will be excellent at all loads within the considered range.

AES 27<sup>th</sup> International Conference, Copenhagen, Denmark, September 2-4, 2005



Figure 7 BPCM loop closed-loop frequency responses for varying load resistances

Determining the actual voltage loop gain constants is a matter that requires attention to carrier distortion [1], [2]. The idea presented in [1] is that the modulation process achieves maximum linearity when the produced carrier is perfectly triangular. In this system, the carrier composed of components from the inner (BPCM) control loop and the outer (voltage) control loop.

Balancing of current estimator and voltage loop feedback gains, while achieving the desired switching frequency can be straightforwardly achieved through iterative simulation work. For the considered design example, relevant simulation waveforms are shown in Figure 8.



Figure 8 Simulated, optimized carrier signal and its subcomponents in prototype amplifier design. Amplifier producing 20kHz sinewave output at M=0.75 with 8Ω load.

The complete set of component values found for the design is shown in the following table:

| R <sub>est</sub> | 100Ω |
|------------------|------|
| C <sub>est</sub> | 47nF |
| R <sub>cfb</sub> | 2kΩ  |
| R <sub>Vfb</sub> | 10kΩ |
| R <sub>Vff</sub> | 1kΩ  |

The resulting open-loop and closed-loop frequency

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

characteristics are shown in Figure 9 and Figure 10. With the controller gains as forced by carrier linearity considerations, closed-loop -3dB cutoff is around 20kHz with  $4\Omega$  load, while the worst-case phase margin is close to 45° when the amplifier is unloaded. Amplifier bandwidth is thus adequate for audio, while stability is unconditional.



Figure 9 Open-loop Bode plots for prototype amplifier design, showing worst-case phase margin

The step response of the closed-loop linear model with all its assumptions is shown in Figure 11. This can be directly Bode Diagrams



Figure 10 Closed-loop Bode plots of prototype amplifier design

compared to the simulated step responses where the simulation model corresponds to Figure 5. Results are in good agreement indicating that the small-signal model used has sufficient accuracy for dynamic behaviour prediction. An entirely different matter is BPCM loop error suppression capability (i.e. as found by calculating the loop sensitivity function), which realistically cannot be infinite, which logically results from having an infinite gain inside the loop. BPCM loop oscillation can likewise not be explained using the presented model. Linear modelling of the hysteresis comparator is in other words

not an outdebated (if at all debated?) topic.

AES  $27^{th}$  International Conference, Copenhagen, Denmark, September 2-4, 2005



Figure 11 Step-responses of prototype amplifier design as predicted by linear modeling



Figure 12 Simulated step responses of prototype amplifier design

#### VI. ACHIEVED PRACTICAL RESULTS

A prototype amplifier has been constructed on a 2-layer PCB with single-side component placement, as shown in Figure 13. The relatively large number of components is due to the fact that the PCB has provisions for the implementation of more complex control schemes.



Figure 13 The prototype amplifier in its test bench

To conclude the investigation of dynamic response modeling, the measured step response corresponding to the modeled and simulated step responses is shown in Figure 14. This result is in

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

good agreement with the already predicted responses. The easiest comparison to make is between no-load overshoot, which is measured to about 32%, simulated to about 29%, and modeled to about 35%. The deviation between simulated and measured switching frequency (and thus, ripple voltage) is due to the absence of comparator/power stage delays in the simulation model.



Figure 14 Measured step response of prototype - 2V/div and 10µs/div

Distortion performance is indicated by the THD+N measurements shown in Figure 15 and Figure 16. Although not state-of-the-art [1], [3], the results are very reasonable, and THD+N stays around 0.02% within the area of operation. Signal frequencies are chosen to allow direct comparison with other published results, e.g. [1]. Worth noting is the fact that THD+N is not worse at 6.67kHz than at 1kHz which is the case for certain other control schemes. Additionally, low distortion is achieved with modest voltage loop gain, as indicated by the relatively low closed-loop bandwidth.

Clipping with  $4\Omega$  load occurs at lower power than otherwise expected, this is due to current limiting in the power supplies used.

Since power stage/comparator chain implementation generally contributes significantly to the overall THD+N performance of a class-D amplifier, details are given in the following table as a reference:

| 1010101000            |                           |
|-----------------------|---------------------------|
| Total delay (approx.) | 160ns                     |
| Dead time (approx.)   | 50ns                      |
| Driver                | HIP2100 (Intersil)        |
| MOSFETs               | FDD3672 (Fairchild)       |
| Gate resistance       | Minimal (only parasitics) |

The results presented have in other words been achieved using a standard, average-performance power stage/comparator chain (relative to integrated power stages, such as those provided by TI). THD+N performance of the prototype shows significant sensitivity to variation in negative power stage supply

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

decoupling, indicating that higher performance is possible by circuitry improvements.

The relatively long dead time used results in little power stage shoot-through and low idle losses. The case temperature of the TO-252 packaged MOSFETs settles at around 30°C above ambient during idle operation, corresponding to total idle losses in the MOSFETs of around 1W.



Figure 15 THD+N ratio of prototype amplifier with  $8\Omega$  load at 1kHz and 6.67kHz, 80kHz measurement bandwidth



Figure 16 THD+N ratio of prototype amplifier with  $4\Omega$  load at 1kHz and 6.67kHz, 80kHz measurement bandwidth

The measured frequency response of the amplifier is shown in Figure 17, and a zoom of the predicted response is shown in Figure 18 for easy comparison. For  $4\Omega$  and  $8\Omega$ , results are in good agreement with the linear model whereas peaking is less than expected with open load. Output capacitor losses and/or modelling inaccuracies are probable causes. Output capacitor losses will especially cause increased removal of energy from the output filter LC circuit, thereby decreasing its Q.

The deviation of mid-band gain of about -0.7dB is partially due to generator output impedance and input buffering (accounts for -0.26dB), the remaining -0.44dB are almost within limits set by 1% resistor tolerance (+/-0.35dB).



Figure 17 Frequency response of prototype amplifier at  $V_{out}=10V_{peak}$  into  $4\Omega$ ,  $8\Omega$  and open load, >500kHz measurement bandwidth.



Figure 18 Predicted frequency response of prototype amplifier (zoom of Figure 10, top)

#### VII. CONCLUSION

This paper has presented a small-signal model of a selfoscillating control loop, which allows accurate prediction of the dynamic behaviour of the complete amplifier. This tool can be used as a supplement to simulation, especially for troubleshooting during the control system design process. The small-signal model also allows overall design rules to be firmly established.

Used in combination with prior art, the small-signal model based method has been demonstrated capability to lead to well functioning, predictable amplifier designs.

The proposed BPCM based control scheme places itself in the low-cost, high-performance category among amongst analogue, self-oscillating control systems for buck-type converters.

Derivation and Analysis of a Low-cost, High-performance Analogue BPCM Control Scheme for Class-D Audio Power Amplifiers

## REFERENCES

- Søren Poulsen, Michael A. E. Andersen, "Simple PWM modulator with excellent dynamic behaviour", proc. of APEC 2004, February 2004, Anaheim, USA, pp 486-492
- [2] Søren Poulsen, "Towards Active Transducers", Ph.D. Thesis, July 2004, Technical University of Denmark, Denmark
- [3] Paul van der Hulst, André Veltman, René Groenberg, "An asynchronous switching high-end power amplifier", proc of 112<sup>th</sup> AES Convention, May 2002, Munich, Germany, preprint no. 5503
- [4] Søren Poulsen, Michael A. E. Andersen, "Self oscillating PWM modulators, a topological comparison", proc. of IEEE Power Modulators Conference 2004, July 2004, San Francisco, USA, pp 403-407
- [5] Rais Miftakhutdinov, "An Analytical Comparison of Alternative Control Techniques for Powering Next-Generation Microprocessors", 2001
- [6] Allen F. Rozman, Jeffrey J. Boylan, "Band Pass Current Control", proc. of APEC 1994, February 1994, Orlando, USA, pp 631-637
- [7] Mikkel C. W. Høyerby, Dennis R. Andersen, Lars Petersen, Michael A. E. Andersen, "High Bandwidth Automotive Power Supply for Low-cost PWM Audio Amplifiers", proc of NORPIE 2004, June 2004, Trondheim, Norway
- [8] Mikkel C. W. Høyerby, Michael A. E. Andersen, "High Bandwidth, High-Efficiency Envelope Tracking Power Supply for 40W RF Power Amplifier Using Paralleled Bandpass Current Sources", to be published at PESC 2005
- [9] Robert W. Erickson, Dragan Maksimovic, "Fundamentals of Power Electronics, 2<sup>nd</sup> edition, Kluwer Academic Publishers, 2001, pp 253-256